

# Intel<sup>®</sup> Server Board S5520UR and S5520URT

Technical Product Specification

Intel order number E44031-011

**Revision 1.8** 

December, 2010

**Enterprise Platforms and Services Division** 



# Revision History

| Date          | Revision<br>Number | Modifications                                                                                       |
|---------------|--------------------|-----------------------------------------------------------------------------------------------------|
| March 2009    | 1.0                | Initial Release.                                                                                    |
| October 2009  | 1.1                | Updated section 3.2 - Memory Subsystem.                                                             |
| January 2010  | 1.2                | Updated section 2.1 and added Security Feature for S5520URT.                                        |
|               |                    | <ul> <li>Updated section 2.2.3 - NIC Connector.</li> </ul>                                          |
|               |                    | <ul> <li>Added section 3.9 Trusted Platform Module.</li> </ul>                                      |
| March 2010    | 1.3                | Updated section 2.1 - Intel <sup>®</sup> Server Board S5520UR, S5520URT Feature Set                 |
|               |                    | <ul> <li>Updated section 3.1 - Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series.</li> </ul> |
|               |                    | <ul> <li>Updated section 3.2.4 - Memory RAS.</li> </ul>                                             |
|               |                    | <ul> <li>Updated section 3.2.5 - Memory Upgrade Rules.</li> </ul>                                   |
|               |                    | <ul> <li>Updated section 3.2.1 - Supported memory.</li> </ul>                                       |
| Arpil 2010    | 1.4                | Updated section 2.2.1 - Server Board Connector and Component Layout.                                |
|               |                    | <ul> <li>Removed section 3.6.2 - Serial Port.</li> </ul>                                            |
|               |                    | <ul> <li>Removed CCC/WEEE.</li> </ul>                                                               |
| May 2010      | 1.5                | Added section 3.9.3 - Intel <sup>®</sup> Trusted Execution Technology (Intel <sup>®</sup> TXT).     |
| July 2010     | 1.6                | Updated section 3.7 - Video Support                                                                 |
|               |                    | <ul> <li>Updated section 3.3.2 - DDR3 Memory Configuration.</li> </ul>                              |
| December 2010 | 1.7                | Updated section 2.1 - Intel <sup>®</sup> Server Board S5520UR, S5520URT Feature Set                 |
|               |                    | <ul> <li>Updated section 2 - Overview.</li> </ul>                                                   |
|               | 1.8                | Updated section 2.1 - Intel <sup>®</sup> Server Board S5520UR , S5520URT Feature Set                |

# Disclaimers

Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel<sup>®</sup>'s Terms and Conditions of Sale for such products, Intel<sup>®</sup> assumes no liability whatsoever, and Intel<sup>®</sup> disclaims any express or implied warranty, relating to sale and/or use of Intel<sup>®</sup> products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel<sup>®</sup> products are not intended for use in medical, life saving, or life sustaining applications. Intel<sup>®</sup> may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel<sup>®</sup> reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel<sup>®</sup> Server Board S5520UR and S5520URT may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel Corporation server boards contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel<sup>®</sup>s own chassis are designed and tested to meet the intended thermal requirements of these components when the fully integrated system is used together. It is the responsibility of the system integrator that chooses not to use Intel<sup>®</sup> developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

Intel, Pentium, Itanium, and Xeon are trademarks or registered trademarks of Intel Corporation.

\*Other brands and names may be claimed as the property of others.

Copyright © Intel Corporation 2008-2010.

# Table of Contents

| 1. | Introduc | ction                                                                 | 1  |
|----|----------|-----------------------------------------------------------------------|----|
| 1  | .1       | Chapter Outline                                                       | 1  |
| 1  | .2       | Server Board Use Disclaimer                                           | 1  |
| 2. | Overvie  | w                                                                     | 2  |
| 2  | .1       | Intel <sup>®</sup> Server Board S5520UR, S5520URT Feature Set         | 2  |
| 2  | .2       | Server Board Layout                                                   | 4  |
|    | 2.2.1    | Server Board Connector and Component Layout                           | 5  |
|    | 2.2.2    | Intel <sup>®</sup> Server Board S5520UR, S5520URT Mechanical Drawings | 7  |
|    | 2.2.3    | Server Board Rear I/O Layout                                          | 13 |
| 3. | Functio  | nal Architecture                                                      | 14 |
| 3  | .1       | Intel <sup>®</sup> Xeon <sup>®</sup> Processor                        | 15 |
|    | 3.1.1    | Processor Support                                                     | 15 |
|    | 3.1.2    | Turbo Mode                                                            | 17 |
|    | 3.1.3    | Hyperthreading                                                        | 17 |
|    | 3.1.4    | Intel <sup>®</sup> QuickPath Interconnect                             | 17 |
|    | 3.1.5    | Unified Retention System Support                                      | 18 |
| 3  | .2       | Memory Subsystem                                                      | 19 |
|    | 3.2.1    | Intel <sup>®</sup> QuickPath Memory Controller                        | 19 |
|    | 3.2.2    | Processor Cores, QPI Links and DDR3 Channels Frequency Configuration  | 20 |
|    | 3.2.3    | Publishing System Memory                                              | 24 |
|    | 3.2.4    | Memory Map and Population Rules                                       | 25 |
|    | 3.2.5    | Memory RAS                                                            | 25 |
|    | 3.2.6    | Memory Upgrade Rules                                                  | 28 |
| 3  | .3       | Intel <sup>®</sup> 5520 Chipset IOH                                   | 30 |
| 3  | .4       | Intel <sup>®</sup> 82801Jx I/O Controller Hub (ICH10R)                | 30 |
|    | 3.4.1    | PCI Subsystem                                                         | 31 |
|    | 3.4.2    | Serial ATA Support                                                    | 32 |
|    | 3.4.3    | USB 2.0 Support                                                       | 32 |
| 3  | .5       | I/O Module                                                            | 33 |
| 3  | .6       | Integrated Baseboard Management Controller                            | 33 |
|    | 3.6.1    | Integrated BMC Embedded LAN Channel                                   | 35 |
|    | 3.6.2    | Floppy Disk Controller                                                | 35 |

|    | 3.6.3    | Keyboard and Mouse Support                                                              | 35 |
|----|----------|-----------------------------------------------------------------------------------------|----|
|    | 3.6.4    | Wake-up Control                                                                         | 35 |
| 3  | 3.7      | Video Support                                                                           | 35 |
|    | 3.7.1    | Video Modes                                                                             | 35 |
|    | 3.7.2    | Dual Video                                                                              | 36 |
| 3  | 3.8      | Network Interface Controller (NIC)                                                      | 37 |
|    | 3.8.1    | MAC Address Definition                                                                  | 37 |
| 3  | 3.9      | Trusted Platform Module (TPM) – Supported only on S5520URT                              | 38 |
|    | 3.9.1    | Overview                                                                                | 38 |
|    | 3.9.2    | TPM security BIOS                                                                       | 38 |
|    | 3.9.3    | Intel <sup>®</sup> Trusted Execution Technology (Intel® TXT)                            | 41 |
| 3  | 3.10     | Intel <sup>®</sup> Virtualization Technology for Directed I/O (Intel <sup>®</sup> VT-d) | 44 |
| 4. | Platforn | n Management                                                                            | 45 |
| 4  | 4.1      | Feature Support                                                                         | 47 |
|    | 4.1.1    | IPMI 2.0 Features                                                                       | 47 |
|    | 4.1.2    | Non-IPMI Features                                                                       | 47 |
| 4  | 1.2      | Optional Advanced Management Feature Support                                            | 48 |
|    | 4.2.1    | Enabling Advanced Management Features                                                   | 48 |
|    | 4.2.2    | Keyboard, Video, Mouse (KVM) Redirection                                                | 48 |
|    | 4.2.3    | Media Redirection                                                                       | 49 |
|    | 4.2.4    | Web Services for Management (WS-MAN)                                                    | 50 |
|    | 4.2.5    | Local Directory Authentication Protocol (LDAP)                                          | 50 |
|    | 4.2.6    | Embedded Webserver                                                                      | 50 |
| 4  | 4.3      | Management Engine (ME)                                                                  | 50 |
|    | 4.3.1    | Overview                                                                                | 50 |
|    | 4.3.2    | Management Engine Firmware Update                                                       | 51 |
|    | 4.3.3    | Management Engine Interaction                                                           | 51 |
| 5. | Connec   | tor/Header Locations and Pin-outs                                                       | 52 |
| Ę  | 5.1      | Board Connector Information                                                             | 52 |
| Ę  | 5.2      | Power Connectors                                                                        | 53 |
| Ę  | 5.3      | System Management Headers                                                               | 54 |
|    | 5.3.1    | Intel <sup>®</sup> Remote Management Module 3 (Intel <sup>®</sup> RMM3) Connector       | 54 |
|    | 5.3.2    | LCP/IPMB Header                                                                         | 55 |
|    | 5.3.3    | SGPIO Header                                                                            | 55 |
| Ę  | 5.4      | SSI Control Panel Connector                                                             | 55 |
|    |          |                                                                                         |    |

| 5.4.1                   | Power Button                                                   | 56 |  |
|-------------------------|----------------------------------------------------------------|----|--|
| 5.4.2                   | Reset Button                                                   | 56 |  |
| 5.4.3                   | NMI Button                                                     | 56 |  |
| 5.4.4                   | Chassis Identify Button                                        |    |  |
| 5.4.5                   | Power LED                                                      | 57 |  |
| 5.4.6                   | System Status LED                                              | 57 |  |
| 5.4.7                   | Chassis ID LED                                                 | 59 |  |
| 5.5                     | Bridge Board Connector                                         | 59 |  |
| 5.6                     | I/O Connectors                                                 | 61 |  |
| 5.6.1                   | VGA Connector                                                  | 61 |  |
| 5.6.2                   | NIC Connectors                                                 | 62 |  |
| 5.6.3                   | SATA/SAS Connectors                                            | 62 |  |
| 5.6.4                   | Intel <sup>®</sup> I/O Expansion Module Connector (J2B1, J3B1) | 63 |  |
| 5.6.5                   | Serial Port Connectors                                         | 63 |  |
| 5.6.6                   | USB Connector                                                  | 64 |  |
| 5.7                     | Riser Card Slot                                                | 66 |  |
| 5.7.1                   | PCI Express* Port Bifurcation                                  | 68 |  |
| 5.7.2                   | 'Riser Type' Signals                                           | 69 |  |
| 5.7.3                   | PCI Express* Trace Length Consideration                        | 71 |  |
| 5.7.4                   | Reference Clocks                                               | 71 |  |
| 5.7.5                   | Power Budget                                                   | 71 |  |
| 5.7.6                   | Decoupling                                                     | 72 |  |
| 5.7.7                   | Mechanical Considerations for Intel <sup>®</sup> Chassis       | 72 |  |
| 5.8                     | Fan Headers                                                    | 72 |  |
| 6. Jumpe                | r Blocks                                                       | 74 |  |
| 6.1                     | BIOS Defaults and Password Clear Usage Procedure               | 75 |  |
| 6.1.1                   | Restoring BIOS Defaults                                        | 75 |  |
| 6.1.2                   | Clearing the Password                                          | 76 |  |
| 6.2                     | Integrated BMC Force Update Procedure                          | 76 |  |
| 6.3                     | BIOS Recovery Jumper                                           | 77 |  |
| 7. Intel <sup>®</sup> L | ight-Guided Diagnostics                                        | 79 |  |
| 7.1                     | 5-Volt Standby LED                                             | 79 |  |
| 7.2                     | Fan Fault LEDs                                                 | 80 |  |
| 7.3                     | System Status LED                                              | 81 |  |
| 7.4                     | 7.4 DIMM Fault LEDs                                            |    |  |

| 7                                                  | .5                                                                                                                                     | Post Code Diagnostic LEDs                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 84                                                                                     |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 8.                                                 | Design a                                                                                                                               | and Environmental Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 85                                                                                     |
| 8                                                  | .1                                                                                                                                     | Intel <sup>®</sup> Server Board S5520UR, S5520URT Design Specifications                                                                                                                                                                                                                                                                                                                                                                                                                       | 85                                                                                     |
| 8                                                  | .2                                                                                                                                     | Server Board Power Requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 85                                                                                     |
|                                                    | 8.2.1                                                                                                                                  | Processor Power Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 87                                                                                     |
| 8                                                  | .3                                                                                                                                     | Power Supply Output Requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 87                                                                                     |
|                                                    | 8.3.1                                                                                                                                  | Standby Outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                        |
|                                                    | 8.3.2                                                                                                                                  | Remote Sense                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                        |
|                                                    | 8.3.3                                                                                                                                  | Voltage Regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                        |
|                                                    | 8.3.4                                                                                                                                  | Dynamic Loading                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                        |
|                                                    | 8.3.5                                                                                                                                  | Capacitive Loading                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                        |
|                                                    | 8.3.6                                                                                                                                  | Closed-loop Stability                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 89                                                                                     |
|                                                    | 8.3.7                                                                                                                                  | Common Mode Noise                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 90                                                                                     |
|                                                    | 8.3.8                                                                                                                                  | Ripple/Noise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 90                                                                                     |
|                                                    | 8.3.9                                                                                                                                  | Timing Requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 90                                                                                     |
|                                                    | 8.3.10                                                                                                                                 | Residual Voltage Immunity in Standby Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 92                                                                                     |
|                                                    | 8.3.11                                                                                                                                 | Protection Circuits                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 93                                                                                     |
| -                                                  |                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                        |
| 9.                                                 | Regulate                                                                                                                               | ory and Certification Information                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 94                                                                                     |
|                                                    | Regulate                                                                                                                               | ory and Certification Information                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                        |
|                                                    |                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 94                                                                                     |
|                                                    | .1                                                                                                                                     | Product Regulation Requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 94<br>94                                                                               |
|                                                    | .1<br>9.1.1                                                                                                                            | Product Regulation Requirements<br>Product Safety Compliance                                                                                                                                                                                                                                                                                                                                                                                                                                  | 94<br>94<br>94                                                                         |
| 9                                                  | .1<br>9.1.1<br>9.1.2                                                                                                                   | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance                                                                                                                                                                                                                                                                                                                                                                                   | 94<br>94<br>94<br>94                                                                   |
| 9                                                  | .1<br>9.1.1<br>9.1.2<br>9.1.3                                                                                                          | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations                                                                                                                                                                                                                                                                                                                                      | 94<br>94<br>94<br>94<br>94<br>94<br>95                                                 |
| 9                                                  | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2                                                                                                    | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings                                                                                                                                                                                                                                                                                            | 94<br>94<br>94<br>94<br>94<br>95<br>95                                                 |
| 9                                                  | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3                                                                                              | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices                                                                                                                                                                                                                                                   | 94<br>94<br>94<br>94<br>94<br>95<br>95<br>96<br>96                                     |
| 9                                                  | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1                                                                                     | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)                                                                                                                                                                                                               | 94<br>94<br>94<br>94<br>95<br>95<br>96<br>96<br>96                                     |
| 9                                                  | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1<br>9.3.2                                                                            | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)<br>ICES-003 (Canada)                                                                                                                                                                                          | 94<br>94<br>94<br>94<br>95<br>95<br>96<br>96<br>96<br>97                               |
| 9                                                  | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1<br>9.3.2<br>9.3.3                                                                   | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)<br>ICES-003 (Canada)<br>Europe (CE Declaration of Conformity)                                                                                                                                                 | 94<br>94<br>94<br>94<br>95<br>95<br>96<br>96<br>96<br>97<br>97                         |
| 9<br>9<br>9                                        | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5                                                 | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)<br>ICES-003 (Canada)<br>Europe (CE Declaration of Conformity)<br>BSMI (Taiwan)                                                                                                                                | 94<br>94<br>94<br>94<br>95<br>95<br>96<br>96<br>96<br>97<br>97<br>97                   |
| 9<br>9<br>9<br>9                                   | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>pendix A                                     | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)<br>ICES-003 (Canada)<br>Europe (CE Declaration of Conformity)<br>BSMI (Taiwan)<br>KCC (Korea)                                                                                                                 | 94<br>94<br>94<br>94<br>95<br>96<br>96<br>96<br>97<br>97<br>97<br>97                   |
| 9<br>9<br>9<br><b>Ap</b>                           | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>pendix A<br>pendix B                         | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)<br>ICES-003 (Canada)<br>Europe (CE Declaration of Conformity)<br>BSMI (Taiwan)<br>KCC (Korea)<br>Integration and Usage Tips                                                                                   | 94<br>94<br>94<br>94<br>95<br>96<br>96<br>96<br>97<br>97<br>97<br>97<br>97             |
| 9<br>9<br>9<br><b>Ap</b><br><b>Ap</b>              | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>pendix A<br>pendix B<br>pendix C             | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)<br>ICES-003 (Canada)<br>Europe (CE Declaration of Conformity)<br>BSMI (Taiwan)<br>KCC (Korea)<br>Integration and Usage Tips<br>Integrated BMC Sensor Tables                                                   | 94<br>94<br>94<br>94<br>95<br>96<br>96<br>96<br>97<br>97<br>97<br>97<br>97<br>97       |
| 9<br>9<br>9<br><b>Ap</b><br><b>Ap</b><br><b>Ap</b> | .1<br>9.1.1<br>9.1.2<br>9.1.3<br>.2<br>.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>pendix A<br>pendix B<br>pendix C<br>pendix D | Product Regulation Requirements<br>Product Safety Compliance<br>Product EMC Compliance – Class A Compliance<br>Certifications/Registrations/Declarations<br>Product Regulatory Compliance Markings<br>Electromagnetic Compatibility Notices<br>FCC Verification Statement (USA)<br>ICES-003 (Canada)<br>Europe (CE Declaration of Conformity)<br>BSMI (Taiwan)<br>KCC (Korea)<br>Integration and Usage Tips<br>Integrated BMC Sensor Tables<br>Management Engine Generated SEL Event Messages | 94<br>94<br>94<br>94<br>95<br>96<br>96<br>96<br>97<br>97<br>97<br>97<br>97<br>97<br>97 |

| Glossary            |     |
|---------------------|-----|
| Reference Documents | 124 |

# List of Figures

| Figure 1. Intel <sup>®</sup> Server Board S5520UR4                                                   |
|------------------------------------------------------------------------------------------------------|
| Figure 2. Intel <sup>®</sup> Server Board S5520UR ,S5520URT Layout                                   |
| Figure 3. Intel <sup>®</sup> Server Board S5520UR, S5520URT – Hole and Component Positions (1 of 2)7 |
| Figure 4. Intel <sup>®</sup> Server Board S5520UR, S5520URT – Hole and Component Positions (2 of 2)8 |
| Figure 5. Intel <sup>®</sup> Server Board S5520UR, S5520URT – Primary Side Keepout Zone (1 of 3)9    |
| Figure 6. Intel <sup>®</sup> Server Board S5520UR , S5520URT– Primary Side Keepout Zone (2 of 3) 10  |
| Figure 7. Intel <sup>®</sup> Server Board S5520UR , S5520URT- Primary Side Keepout Zone (3 of 3) 11  |
| Figure 8. Intel <sup>®</sup> Server Board S5520UR , S5520URT– Second Side Keepout Zone               |
| Figure 9. Intel <sup>®</sup> Server Board S5520UR, S5520URT Rear I/O Layout                          |
| Figure 10. Intel <sup>®</sup> Server Board S5520UR , S5520URT Functional Block Diagram               |
| Figure 11. Unified Retention System and Unified Backplate Assembly                                   |
| Figure 12. Integrated BMC Hardware                                                                   |
| Figure 13. Setup Utility – TPM Configuration Screen                                                  |
| Figure 14. Server Management Bus (SMBus) Block Diagram                                               |
| Figure 15. Jumper Blocks (J1C3, J1D1, J1D2, J1E32)74                                                 |
| Figure 16. 5-Volt Standby Status LED Location79                                                      |
| Figure 17. Fan Fault LED Locations80                                                                 |
| Figure 18. System Status LED Location                                                                |
| Figure 19. DIMM Fault LED Locations                                                                  |
| Figure 20. POST Code Diagnostic LED Location                                                         |
| Figure 21. Power Distribution Block Diagram                                                          |
| Figure 22. Output Voltage Timing91                                                                   |
| Figure 23. Turn On/Off Timing (Power Supply Signals)92                                               |
| Figure 24. Diagnostic LED Placement Diagram110                                                       |

# List of Tables

| Table 1. Intel <sup>®</sup> Server Board S5520UR , S5520URT Feature Set                                                        | 2  |
|--------------------------------------------------------------------------------------------------------------------------------|----|
| Table 2. Major Board Components                                                                                                | 6  |
| Table 3. Mixed Processor Configurations                                                                                        | 16 |
| Table 4. Memory Running Frequency vs. Processor SKU                                                                            | 21 |
| Table 5. Memory Running Frequency vs. Memory Population for Intel <sup>®</sup> Xeon <sup>®</sup> 5500 series         processor | 21 |
| Table 6. DIMM Nomenclature                                                                                                     | 25 |
| Table 7. Mirroring DIMM Population Rules Variance across Nodes                                                                 | 27 |
| Table 8. Intel <sup>®</sup> Server Board S5520UR, S5520URT PCI Bus Segment Characteristics                                     | 31 |
| Table 9. Video Modes                                                                                                           | 36 |
| Table 10. Video mode                                                                                                           | 37 |
| Table 11. NIC2 Status LED                                                                                                      | 37 |
| Table 12. TSetup Utility – Security Configuration Screen Fields                                                                | 41 |
| Table 13. Board Connector Matrix                                                                                               | 52 |
| Table 14. Power Connector Pin-out (J2K1)                                                                                       | 53 |
| Table 15. 12 V Power Connector Pin-out (J3K1)                                                                                  | 53 |
| Table 16. Power Supply Signal Connector Pin-out (J1K2)                                                                         | 54 |
| Table 17. Intel <sup>®</sup> RMM3 Connector Pin-out (J5B1)                                                                     | 54 |
| Table 18. LPC/IPMB Header Pin-out (J1H1)                                                                                       |    |
| Table 19. SGPIO Header Pin-out (J1G5)                                                                                          | 55 |
| Table 20. Front Panel SSI Standard 24-pin Connector Pin-out (J4H3)                                                             | 55 |
| Table 21. Power LED Indicator States                                                                                           | 57 |
| Table 22. System Status LED Indicator States                                                                                   | 58 |
| Table 23. Chassis ID LED Indicator States                                                                                      | 59 |
| Table 24. 120-pin Bridge Board Connector Pin-out (J4H1)                                                                        | 60 |
| Table 25. VGA Connector Pin-out (J7A1)                                                                                         | 61 |
| Table 26. RJ-45 10/100/1000 NIC Connector Pin-out (J6A1, J6A2)                                                                 | 62 |
| Table 27. SATA/SAS Connector Pin-out (J1G5, J1F3, J1F2, J1E3, J1E8, J1D6, J1D5)                                                | 62 |
| Table 28. 50-pin Intel <sup>®</sup> I/O Expansion Module Connector Pin-out (J2B1, J3B1)                                        | 63 |
| Table 29. External RJ-45 Serial A Port Pin-out (J9A2)                                                                          | 64 |
| Table 30. Internal 9-pin Serial B Header Pin-out (J1A1)                                                                        | 64 |
| Table 31. External USB Connector Pin-out (J7A1, J7A2)                                                                          | 64 |
| Table 32. Internal USB Connector Pin-out (J1J2)                                                                                | 65 |

|           | Pin-out of Internal USB Connector for low-profile Intel <sup>®</sup> Z-U130 Value Solid State (J1D1) | .65  |
|-----------|------------------------------------------------------------------------------------------------------|------|
| Table 34. | Pin-out of adaptive riser slot                                                                       | .66  |
| Table 35. | Pin Type Description                                                                                 | .68  |
| Table 36. | PCI Express* Port Bifurcation                                                                        | .69  |
| Table 37. | Port Bifurcation Control                                                                             | .70  |
| Table 38. | RiserType and PEWIDTH Mapping                                                                        | .71  |
| Table 39. | Trace Lengths                                                                                        | .71  |
| Table 40. | Power Budget                                                                                         | .72  |
| Table 41. | SSI 4-pin Fan Header Pin-out (J9A4, J9K2, J8K1, J9A3, J3J2, J3J1)                                    | .72  |
| Table 42. | Server Board-to-System Fan Board Connector Pin-out (Intel® Chassis Only)                             | .73  |
| Table 43. | Server Board Jumpers (J1E7, J1E8, J1D4, J1H2)                                                        | .75  |
| Table 44. | System Status LED                                                                                    | .81  |
| Table 45. | Server Board Design Specifications                                                                   | . 85 |
| Table 46. | Intel <sup>®</sup> Xeon <sup>®</sup> Processor TDP Guidelines                                        | . 87 |
| Table 47. | 600 W Load Ratings                                                                                   | . 87 |
| Table 48. | Voltage Regulation Limits                                                                            | . 88 |
| Table 49. | Transient Load Requirements                                                                          | .89  |
| Table 50. | Capacitve Loading Conditions                                                                         | . 89 |
| Table 51. | Ripple and Noise                                                                                     | . 90 |
|           | Output Voltage Timing                                                                                |      |
| Table 53. | Turn On/Off Timing                                                                                   | .91  |
| Table 54. | Over-current Protection (OCP)                                                                        | .93  |
| Table 55. | Over-voltage Protection (OVP) Limits                                                                 | .93  |
| Table 56. | Integrated BMC Core Sensors                                                                          | 101  |
| Table 57: | Server Platform Services Firmware Health Event                                                       | 108  |
| Table 58: | Node Manager Health Event                                                                            | 109  |
| Table 59. | POST Progress Code LED Example                                                                       | 110  |
| Table 60. | Diagnostic LED POST Code Decoder                                                                     | 111  |
| Table 61. | POST Error Messages and Handling                                                                     | 115  |
|           | POST Error Beep Codes                                                                                |      |
| Table 63. | Integrated BMC Beep Codes                                                                            | 119  |

<This page intentionally left blank.>

# 1. Introduction

This Technical Product Specification (TPS) provides board-specific information detailing the features, functionality, and high-level architecture of the Intel<sup>®</sup> Server Board S5520UR, S5520URT.

In addition, design-level information for specific subsystems can be obtained by ordering the External Product Specifications (EPS) or External Design Specifications (EDS) for a given subsystem. EPS and EDS documents are not publicly available and must be ordered through your local Intel<sup>®</sup> representative.

# 1.1 Chapter Outline

This document is divided into the following chapters:

- Chapter 1 Introduction
- Chapter 2 Overview
- Chapter 3 Functional Architecture
- Chapter 4 Platform Management
- Chapter 5 Connector/Header Locations and Pin-outs
- Chapter 6 Configuration Jumpers
- Chapter 7 Intel<sup>®</sup> Light-Guided Diagnostics
- Chapter 8 Design and Environmental Specifications
- Chapter 9 Regulatory and Certification Information
- Appendix A Integration and Usage Tips
- Appendix B Integrated BMC Sensor Tables
- Appendix C Management Engine Generated SEL Event Messages
- Appendix D POST Code Diagnostic LED Decoder
- Appendix E POST Code Errors
- Appendix F Supported Intel<sup>®</sup> Server Chassis
- Glossary
- Reference Documents

## 1.2 Server Board Use Disclaimer

Intel Corporation server boards contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel<sup>®</sup> ensures through its own chassis development and testing that when Intel<sup>®</sup> server building blocks are used together, the fully integrated system meets the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel<sup>®</sup> developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

# 2. Overview

The Intel<sup>®</sup> Server Board S5520UR is a monolithic printed circuit board with features that are designed to support the rack server markets.

# 2.1 Intel<sup>•</sup> Server Board S5520UR, S5520URT Feature Set

| Feature                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processors             | <ul> <li>Support</li> <li>One or two Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series with a 4.8 GT/s, 5.86 GT/s, or 6.4 GT/s Intel<sup>®</sup> QPI link interface and Thermal Design Power (TDP) up to 95 W</li> <li>One or two Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series with a 6.4 GT/s Intel<sup>®</sup> QPI link interface and Thermal Design Power (TDP) up to 130 W</li> <li>Enterprise Voltage Regulator-Down (EVRD) 11.1</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                          |
| Memory                 | Support for 800/1066/1333 MT/s ECC registered (RDIMM) or unbuffered (UDIMM) DDR3 memory.<br>12 DIMMs total across 6 memory channels (3 channels per processor).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Chipset                | Intel <sup>®</sup> 5520 Chipset IOH<br>Intel <sup>®</sup> 82801Jx I/O Controller Hub (ICH10R)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| I/O Control            | <ul> <li>External connections:</li> <li>DB-15 Video connector</li> <li>RJ-45 serial Port A connector</li> <li>Two RJ-45 Network Interface Connectors for 10/100/1000 Mb</li> <li>Four USB 2.0 connectors</li> <li>Internal connections:</li> <li>One USB 2x5 pin header, supporting two USB 2.0 ports</li> <li>One low-profile USB 2x5 pin header to support low-profile USB solid state drives</li> <li>One DH-10 Serial Port B header</li> <li>Six SATA II connectors</li> <li>Two I/O module Mezzanine connectors for optional I/O Module support</li> <li>One RMM3 connector to support optional Intel<sup>®</sup> Remote Management Module 3</li> <li>SATA SW RAID 5 Activation Key Connector</li> <li>One SSI-EEB compliant front panel header</li> <li>One SSI-Compliant 8-pin CPU power connector</li> <li>One SSI-compliant power supply SMBus connector</li> </ul> |
| System Fan Support     | Six 4-pin fan headers supporting 2 processor fans, 2 memory fans, and up to 2 system fans<br>One 26-pin custom system fan header for use in an Intel <sup>®</sup> Server Chassis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Add-in Adapter Support | One riser slot supporting both full-height and low-profile 1U and 2U PCI Express* riser cards                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Video                  | On-board ServerEngines* LLC Pilot II Controller <ul> <li>Integrated 2D Video Controller</li> <li>64 MB DDR2 Memory</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Hard Drive             | Support for six ICH10R SATA II ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Feature           | Description                                                                                                                    |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------|
| LAN               | Two 10/100/1000 ports provided by Intel <sup>®</sup> 82575 PHYs with Intel <sup>®</sup> I/O Acceleration Technology 2 support. |
| Security**        | Trusted Platform Module                                                                                                        |
| Server Management | On-board ServerEngines* LLC Pilot II Controller                                                                                |
|                   | <ul> <li>Integrated Baseboard Management Controller (Integrated BMC), IPMI 2.0 compliant</li> </ul>                            |
|                   | <ul> <li>Integrated Super I/O on LPC interface</li> </ul>                                                                      |
|                   | Support for Intel <sup>®</sup> Server Management Software 3.1                                                                  |

\*\*The Trusted Platform Module is only availabe in S5520URT.

# 2.2 Server Board Layout



Figure 1. Intel<sup>®</sup> Server Board S5520UR

## 2.2.1 Server Board Connector and Component Layout

The following figure shows the board layout of the server board. Each connector and major component is identified by a number or letter, and a description is given in Table 2.



Figure 2. Intel<sup>®</sup> Server Board S5520UR, S5520URT Layout

|   | Description                                                |    | Description                                             |
|---|------------------------------------------------------------|----|---------------------------------------------------------|
| А | 280-pin Intel <sup>®</sup> Adaptive Riser Card Slot        | Q  | Fan Board Connector (Intel <sup>®</sup> Server Chassis) |
| В | POST Code LEDs                                             | R  | 2x4 Power Connector                                     |
| С | Intel <sup>®</sup> RMM3 Header                             | S  | Main Power Connector                                    |
| D | Processor 1                                                | Т  | Power Supply SMBus Connector                            |
| Е | Back Panel I/O                                             | U  | Fan Header                                              |
| F | ID LED                                                     | V  | USB Header                                              |
| G | System Status LED                                          | W  | Low-profile USB Solid State Driver Header               |
| Н | Fan Header                                                 | Х  | Fan Header                                              |
| Ι | Fan Header                                                 | Y  | LCP IPMB Header                                         |
| J | Processor 1 DIMM Slots                                     | Z  | SATA RAID 5 Key Header                                  |
| К | Processor 2 DIMM Slots                                     | AA | SGPIO Header                                            |
| L | Processor 2                                                | BB | SATA Connectors                                         |
| М | Fan Header                                                 | CC | I/O Module Mezzanine Connector 2                        |
| Ν | Fan Header                                                 | DD | I/O Module Mezzanine Connector 1                        |
| 0 | Bridge Board Connector (Intel <sup>®</sup> Server Chassis) |    |                                                         |
| Р | Front Panel Connector                                      |    |                                                         |

#### Table 2. Major Board Components



Intel<sup>•</sup> Server Board S5520UR, S5520URT Mechanical Drawings



Figure 3. Intel<sup>®</sup> Server Board S5520UR, S5520URT – Hole and Component Positions (1 of 2)



Figure 4. Intel<sup>®</sup> Server Board S5520UR, S5520URT – Hole and Component Positions (2 of 2)



Figure 5. Intel<sup>®</sup> Server Board S5520UR, S5520URT – Primary Side Keepout Zone (1 of 3)



Figure 6. Intel<sup>®</sup> Server Board S5520UR, S5520URT- Primary Side Keepout Zone (2 of 3)



Figure 7. Intel<sup>®</sup> Server Board S5520UR, S5520URT– Primary Side Keepout Zone (3 of 3)



Figure 8. Intel<sup>®</sup> Server Board S5520UR, S5520URT– Second Side Keepout Zone

## 2.2.3 Server Board Rear I/O Layout

The following figure shows the layout of the rear I/O components for the server board.



AF002697

| А | Serial Port A           | D | Dual USB Port Connector |
|---|-------------------------|---|-------------------------|
| В | Video                   | Е | NIC Port 1 (1 Gb)       |
| С | Dual USB Port Connector | F | NIC Port 2 (1 Gb)       |

Figure 9. Intel<sup>®</sup> Server Board S5520UR, S5520URT Rear I/O Layout

# 3. Functional Architecture

The architecture and design of the Intel<sup>®</sup> Server Board S5520UR, S5520URT is based on the Intel<sup>®</sup> 5520 Chipset I/O Hub (IOH) and ICH10R chipset. The chipset is designed for systems based on the Intel<sup>®</sup> Xeon<sup>®</sup> processor in FC-LGA 1366 socket B package with Intel<sup>®</sup> QuickPath Interconnect (Intel<sup>®</sup> QPI). The chipset contains two main components:

- Intel<sup>®</sup> 5520 Chipset IOH, which provides a connection point between various I/O components.
- Intel<sup>®</sup> QPI, which is the I/O controller hub (ICH10R) for the I/O subsystem. The chipset uses ICH10R for the I/O controller hub.

This chapter provides a high-level description of the functionality associated with each chipset component and the architectural blocks that make up the server board.



#### Figure 10. Intel<sup>®</sup> Server Board S5520UR, S5520URT Functional Block Diagram

## 3.1 Intel<sup>•</sup> Xeon<sup>•</sup> Processor

#### 3.1.1 Processor Support

The Intel<sup>®</sup> Server Boards S5520UR supports the following processors:

- One or two Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series with a 4.8 GT/s, 5.86 GT/s, or 6.4 GT/s Intel<sup>®</sup> QPI link interface and Thermal Design Power (TDP) up to 95 W.
- One or two Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series with a 6.4 GT/s Intel<sup>®</sup> QPI link interface and Thermal Design Power (TDP) up to 130 W.

The server boards do not support previous generations of the Intel<sup>®</sup> Xeon<sup>®</sup> Processors.

For a complete updated list of supported processors, see: <u>http://support.intel.com/support/motherboards/server/S5520UR/</u>. On the **Support** tab, look for **Compatibility** and then **Supported Processor List**.

#### 3.1.1.1 Processor Population Rules

**Note:** Although the server board does support dual-processor configurations consisting of different processors that meet the defined criteria below, Intel<sup>®</sup> does not perform validation testing of this configuration. For optimal system performance in dual-processor configurations, Intel<sup>®</sup> recommends that identical processors be installed.

When using a single processor configuration, the processor must be installed into the processor socket labeled CPU1. A terminator is not required in the second processor socket when using a single processor configuration.

When two processors are installed, the following population rules apply:

- Both processors must be of the same processor family.
- Both processors must have the same cache size.
- Processors with different speeds can be mixed in a system, given the prior rules are met. If this condition is detected, all processor speeds are set to the lowest common denominator (highest common speed) and an error is reported.
- Processor stepping within a common processor family can be mixed as long as it is listed in the processor specification updates published by Intel Corporation.

The following table describes mixed processor conditions and recommended actions for all Intel<sup>®</sup> server boards and systems that use the Intel<sup>®</sup> 5520 Chipset. The errors fall into one of the following two categories:

- **Fatal:** If the system can boot, it goes directly to the error manager, regardless of whether the **Post Error Pause** setup option is enabled or disabled.
- Major: If the Post Error Pause setup option is enabled, system goes directly to the error manager. Otherwise, the system continues to boot and no prompt is given for the error. The error is logged to the error manager.

| Error                                  | Severity | System Action                                                                                                           |  |  |  |
|----------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Processor family not identical         | Fatal    | The BIOS detects the error condition and responds as follows:                                                           |  |  |  |
|                                        |          | <ul> <li>Logs the error into the system event log (SEL).</li> </ul>                                                     |  |  |  |
|                                        |          | <ul> <li>Alerts the Integrated BMC of the configuration error with an IPMI command.</li> </ul>                          |  |  |  |
|                                        |          | <ul> <li>Does not disable the processor.</li> </ul>                                                                     |  |  |  |
|                                        |          | <ul> <li>Displays "0194: Processor family mismatch detected" message in<br/>the error manager.</li> </ul>               |  |  |  |
|                                        |          | <ul> <li>Halts the system.</li> </ul>                                                                                   |  |  |  |
| Processor cache not                    | Fatal    | The BIOS detects the error condition and responds as follows:                                                           |  |  |  |
| identical                              |          | <ul> <li>Logs the error into the SEL.</li> </ul>                                                                        |  |  |  |
|                                        |          | <ul> <li>Alerts the Integrated BMC of the configuration error with an IPMI command.</li> </ul>                          |  |  |  |
|                                        |          | <ul> <li>Does not disable the processor.</li> </ul>                                                                     |  |  |  |
|                                        |          | <ul> <li>Displays "0192: Cache size mismatch detected" message in the<br/>error manager.</li> </ul>                     |  |  |  |
|                                        |          | <ul> <li>Halts the system.</li> </ul>                                                                                   |  |  |  |
| Processor frequency (speed)            | Major    | The BIOS detects the error condition and responds as follows:                                                           |  |  |  |
| not identical                          |          | • Adjusts all processor frequencies to lowest common denominator.                                                       |  |  |  |
|                                        |          | <ul> <li>Continues to boot the system successfully.</li> </ul>                                                          |  |  |  |
|                                        |          | If the frequencies for all processors cannot be adjusted to be the same, then the BIOS:                                 |  |  |  |
|                                        |          | <ul> <li>Logs the error into the SEL.</li> </ul>                                                                        |  |  |  |
|                                        |          | <ul> <li>Displays "0197: Processor speeds mismatched" message in the<br/>error manager.</li> </ul>                      |  |  |  |
|                                        |          | <ul> <li>Halts the system.</li> </ul>                                                                                   |  |  |  |
| Processor microcode                    | Fatal    | The BIOS detects the error condition and responds as follows:                                                           |  |  |  |
| missing                                |          | <ul> <li>Logs the error into the SEL.</li> </ul>                                                                        |  |  |  |
|                                        |          | <ul> <li>Alerts the Integrated BMC of the configuration error with an IPMI command.</li> </ul>                          |  |  |  |
|                                        |          | <ul> <li>Does not disable processor.</li> </ul>                                                                         |  |  |  |
|                                        |          | <ul> <li>Displays "816x: Processor 0x unable to apply microcode update"<br/>message in the error manager.</li> </ul>    |  |  |  |
|                                        |          | <ul> <li>Pauses the system for user intervention.</li> </ul>                                                            |  |  |  |
| Processor Intel <sup>®</sup> QuickPath | Halt     | The BIOS detects the error condition and responds as follows:                                                           |  |  |  |
| Interconnect speeds not                |          | <ul> <li>Logs the error into the system event log (SEL).</li> </ul>                                                     |  |  |  |
| identical                              |          | <ul> <li>Alerts the Integrated BMC of the configuration error with an IPMI command.</li> </ul>                          |  |  |  |
|                                        |          | <ul> <li>Does not disable the processor.</li> </ul>                                                                     |  |  |  |
|                                        |          | <ul> <li>Displays "0195: Processor Front Side Bus speed mismatch<br/>detected" message in the error manager.</li> </ul> |  |  |  |
|                                        | 1        | <ul> <li>Halts the system.</li> </ul>                                                                                   |  |  |  |

| Table 3. Mixed Processor | · Configurations |
|--------------------------|------------------|
|--------------------------|------------------|

## 3.1.2 Turbo Mode

The Turbo Mode feature allows extreme edition processors to program thresholds for power/current which can increase platform performance by 10%.

If the processor supports this feature, the BIOS setup provides an option to enable or disable this feature. The default is disabled.

#### 3.1.3 Hyperthreading

Most Intel<sup>®</sup> Xeon<sup>®</sup> processors support hyper threading. The BIOS detects processors that support this feature and enables the feature during POST.

If the processor supports this feature, the BIOS Setup provides an option to enable or disable this feature. The default is enabled.

#### 3.1.4 Intel<sup>®</sup> QuickPath Interconnect

Intel<sup>®</sup> QPI is a cache-coherent, link-based interconnect specification for processor, chipset, and I/O bridge components. Intel<sup>®</sup> QPI can be used in a wide variety of desktop, mobile, and server platforms spanning IA-32 and Intel<sup>®</sup> Itanium<sup>®</sup> architectures. Intel<sup>®</sup> QPI also provides support for high-performance I/O transfer between I/O nodes. It allows connection to standard I/O buses such as PCI Express<sup>\*</sup>, PCI-X, PCI (including peer-to-peer communication support), AGP, through appropriate bridges.

Each Intel<sup>®</sup> QPI link consists of 20 pairs of uni-directional differential lanes for the transmitter and receiver, plus a differential forwarded clock. A full width Intel<sup>®</sup> QPI link pair consists of 84 signals (20 differential pairs in each direction) plus a forwarded differential clock in each direction. Each Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 series processor and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 series processor supports two Intel<sup>®</sup> QPI links, one going to the other processor and the other to the Intel<sup>®</sup> 5520 Chipset IOH.

In the current implementation, Intel<sup>®</sup> QPI ports are capable of operating at transfer rates of up to 6.4 GT/s. Intel<sup>®</sup> QPI ports operate at multiple lane widths (full - 20 lanes, half - 10 lanes, quarter - 5 lanes) independently in each direction between a pair of devices communicating via Intel<sup>®</sup> QPI. The server board supports full width communication only.

## 3.1.5 Unified Retention System Support

The server board complies with Intel<sup>®</sup>'s Unified Retention System (URS) and the Unified Backplate Assembly. The server board ships with a made-up assembly of Independent Loading Mechanism (ILM) and Unified Backplate at each processor socket.

The URS retention transfers load to the server board via the unified backplate assembly. The URS spring, captive in the heatsink, provides the necessary compressive load for the thermal interface material. All components of the URS heatsink solution are captive to the heatsink and only require a Philips\* screwdriver to attach to the unified backplate assembly. See the following figure for the stacking order of the URS components.

The ILM and unified backplate are removable, allowing for the use of non-Intel<sup>®</sup> heatsink retention solutions.



Figure 11. Unified Retention System and Unified Backplate Assembly

## 3.2 Memory Subsystem

## 3.2.1 Intel<sup>®</sup> QuickPath Memory Controller

The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series have an integrated memory controller in its package. The Intel<sup>®</sup> QuickPath Memory Controller supports DDR3 800, DDR3 1066 and DDR3 1333 memory technologies.

The memory controller supports both registered DIMMs (RDIMMs) and unbuffered DIMMs (UDIMMs). The presence of a single non-ECC UDIMM results in the disabling of ECC functionality.

The Channel Independent mode is the only memory RAS mode that supports non-ECC DIMMs.

DIMMs with different timing parameters can be installed on different slots within the same channel. But timings that support the slowest DIMM are applied to all. As a consequence, faster DIMMs are operated at timings supported by the slowest DIMM populated. The same interface frequency is applied to all DIMMs on all channels.

#### 3.2.1.1 Supported Memory

The Intel<sup>®</sup> Server Board S5520UR, S5520URT supports six DDR3 memory channels (three per processor socket) with two DIMMs per channel, thereby supporting up to 12 DIMMs with dual-processor sockets with a maximum memory capacity of 192 GB.

- The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series on the Intel<sup>®</sup> Server Board S5520UR, S5520URT supports up to 12 DDR3 DIMMs with 1.5 V and a maximum of 192 GB memory capacity.
- The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series on the Intel<sup>®</sup> Server Board S5520UR, S5520URT supports up to 12 DDR3 DIMMs with 1.5 V or 1.35V and a maximum of 192 GB memory capacity.
- Intel<sup>®</sup> Server Board S5520UR, S5520URT supports Registered DDR3 DIMMs (RDIMMs), and ECC Unbuffered DDR3 DIMMs (UDIMMs).
  - Mixing of RDIMMs and UDIMMs is not supported.
  - Mixing memory type, size, speed and/or rank on this platform has not been validated and is not supported on the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series
  - Mixing memory vendors is not supported on this platform by Intel<sup>®</sup>
  - Non-ECC memory is not supported and has not been validated in a server environment
- The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series on the Intel<sup>®</sup> Server Board S5520UR, S5520URT supports the following DIMM and DRAM technologies:
  - RDIMMs:
    - Single-, Dual-, and Quad-Rank
    - x 4 or x8 DRAM with 1 Gb and 2 Gb technology no support for 2 Gb DRAM based 2 GB or 4 GB RDIMMs
    - DDR3 1333 (Single- and Dual-Rank only), DDR3 1066, and DDR3 800
  - UDIMMs:

- Single- and Dual-Rank
- x8 DRAM with 1 Gb or 2 Gb technology
- DDR3 1333, DDR3 1066, and DDR3 800
- The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series on the Intel<sup>®</sup> Server Board S5520UR, S5520URT supports the following DIMM and DRAM technologies:
  - RDIMMs:
    - Single-, Dual-, and Quad-Rank
    - The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series support all Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series memory configuration.
    - Any combination of x 4 or x8 RDIMMs, with 1 Gb, 2 Gb or 4Gb DRAM density, is supported.
    - All channels in a system will run at fastest common frequency.
    - If 1.35V and 1.5V DIMMs are mixed, the DIMMs will run at 1.5V
  - UDIMMs:
    - Single- and Dual-Rank
    - The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series support all Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series memory configuration.
    - Any combination of x 8 or x16 UDIMMs, with 1 Gb, 2 Gb DRAM density, is supported.
    - 2 DIMMs Populated per Channel at 1333 MT/s is only supported on UDIMMs with ECC support.
    - DDR3 1333, DDR3 1066, and DDR3 800
    - If 1.35V and 1.5V DIMMs are mixed, the DIMMs will run at 1.5V
    - The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series and DDR3L UDIMMs without ECC is not a validated configuration.

## 3.2.2 Processor Cores, QPI Links and DDR3 Channels Frequency Configuration

The Intel<sup>®</sup> Xeon<sup>®</sup> 5500 series processor and Intel<sup>®</sup> Xeon<sup>®</sup> 5600 series processor connects to other Intel<sup>®</sup> Xeon<sup>®</sup> 5500 series processor and Intel<sup>®</sup> Xeon<sup>®</sup> 5600 series processor and Intel<sup>®</sup> 5520 IOH through the Intel<sup>®</sup> QPI link interface. The frequencies of the processor cores and the QPI links of Intel<sup>®</sup> Xeon<sup>®</sup> 5500 series processor and Intel<sup>®</sup> Xeon<sup>®</sup> 5600 series processor are independent from each other. There are no gear-ratio requirements for the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> 5600 series processor.

Intel<sup>®</sup> 5520 IOH supports 4.8 GT/s, 5.86 GT/s, and 6.4 GT/s frequencies for the QPI links. During QPI initialization, the BIOS configures both endpoints of each QPI link to the same supportable speeds for the correct operation.

During memory discovery, the BIOS arrives at a fastest common frequency that matches the requirements of all components of the memory system and then configures the DDR3 DIMMs for the fastest common frequency.

In addition, rules in the following tables (Tables 3 and 4 and 5) also determine the global common memory system frequency.

|                                                   |      | DIMM Type |           |           |                                                         |
|---------------------------------------------------|------|-----------|-----------|-----------|---------------------------------------------------------|
|                                                   |      | DDR3 800  | DDR3 1066 | DDR3 1333 |                                                         |
| Processor Integrated                              | 800  | 800       | 800       | 800       | Memory Running Frequency (Hz) =                         |
| Memory Controller<br>(IMC) Max. Frequency<br>(Hz) | 1066 | 800       | 1066      | 1066      | Fastest Common Frequency of Processor IMC and<br>Memory |
| (Hz)                                              | 1333 | 800       | 1066      | 1333      |                                                         |

 Table 5. Memory Running Frequency vs. Memory Population for Intel<sup>®</sup> Xeon<sup>®</sup> 5500 series processor

| DIMM Type             | DIMM<br>Populated Per<br>Channel | Memory Running Frequency<br>(Y/N) |         |         | Command/Addres | Ranks Per DIMM<br>SR: Single-Rank | Description                                                                                                                 |
|-----------------------|----------------------------------|-----------------------------------|---------|---------|----------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| ыннтуре               |                                  | 800MHz                            | 1066MHz | 1333MHz | s Rate         | DR: Dual-Rank<br>QR: Quad-Rank    | Description                                                                                                                 |
| RDIMM                 | 1                                | Y                                 | Y       | Y       | 1N             | SR or DR                          | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 1333 MHz |
| RDIMM                 | 1                                | Y                                 | Y       | N       | 1N             | QR Only                           | All RDIMMs run at 800 MHz or 1066 MHz<br>when Quad-Rank RDIMM installed in any<br>channel.                                  |
| RDIMM                 | 2                                | Y                                 | Y       | N       | 1N             | SR or DR                          | All RDIMMs run at 800 MHz or 1066 MHz<br>when two RDIMMs (Single-Rank or Dual-<br>Rank) installed in the same channel.      |
| RDIMM                 | 2                                | Y                                 | Ν       | N       | 1N             | QR only                           | All RDIMMs run at 800 MHz when two<br>RDIMMs (either or both are Quad-Rank<br>RDIMMs) are installed in the same channel.    |
| UDIMM<br>w or w/o ECC | 1                                | Y                                 | Y       | Y       | 1N             | SR or DR                          | All UDIMMs run at fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz , or 1333 MHz    |

| DIMM Type             | DIMM                     | Мето   | r <b>y Running Freq</b><br>(Y/N) | uency   | Ranks Per DIMMCommand/AddresSR: Single-Ranks RateDR: Dual-RankQR: Quad-Rank | Description |                                                                                                                       |
|-----------------------|--------------------------|--------|----------------------------------|---------|-----------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------|
| Ончич туре            | Populated Per<br>Channel | 800MHz | 1066MHz                          | 1333MHz |                                                                             |             | Description                                                                                                           |
| UDIMM<br>w or w/o ECC | 2                        | Y      | Y                                | Ν       | 2N                                                                          | SR or DR    | All UDIMMs run at 800 MHz or 1066 MHz<br>when two UDIMMs (Single- or Dual-Rank) are<br>installed in the same channel. |

1N: One clock cycle for the DRAM commands arrive at the DIMMs to execute.

2N: Two clock cycles for the DRAM commands arrive at the DIMMs to execute.

#### Table 5. Memory Running Frequency vs. Memory Population for Intel<sup>®</sup> Xeon<sup>®</sup> 5600 series processor

| DIMM Type                      | DIMM Populated | Memory Running Frequency<br>(Y/N) |         |         | Command/Addre | Ranks Per DIMM<br>SR: Single-Rank | Description                                                                                                                    |
|--------------------------------|----------------|-----------------------------------|---------|---------|---------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|                                | Per Channel    | 800MHz                            | 1066MHz | 1333MHz | ss Rate       | DR: Dual-Rank<br>QR: Quad-Rank    | Description                                                                                                                    |
| RDIMM<br>1.5V w/ ECC           | 1              | Y                                 | Y       | Y       | 1N            | SR or DR                          | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 1333<br>MHz |
| RDIMM<br>1.5V w/ ECC           | 1              | Y                                 | Y       | N       | 1N            | QR Only                           | All RDIMMs run at 800 MHz or 1066 MHz<br>when Quad-Rank RDIMM installed in any<br>channel.                                     |
| RDIMM<br>1.5V w/ ECC           | 2              | γ                                 | Y       | Y       | 1N            | Mixing SR , DR                    | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 1333<br>MHz |
| RDIMM<br>1.5V w/ ECC           | 2              | Y                                 | Ν       | N       | 1N            | Mixing SR , DR ,<br>QR            | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz                           |
| RDIMM<br>DDR3L 1.35V<br>w/ ECC | 1              | Y                                 | Y       | Y       | 1N            | SR or DR                          | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 1333<br>MHz |

| DIMM Type                      | DIMM Populated | Memory Running Frequency<br>(Y/N) |         |         | Command/Addre | Ranks Per DIMM<br>SR: Single-Rank | Description                                                                                                                                                                                                                   |
|--------------------------------|----------------|-----------------------------------|---------|---------|---------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | Per Channel    | 800MHz                            | 1066MHz | 1333MHz | ss Rate       | DR: Dual-Rank<br>QR: Quad-Rank    | Description                                                                                                                                                                                                                   |
| RDIMM<br>DDR3L 1.35V<br>w/ ECC | 1              | Y                                 | Ν       | N       | 1N            | QR Only                           | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz                                                                                                                          |
| RDIMM<br>DDR3L 1.35V<br>w/ECC  | 2              | Y                                 | Y       | N       | 1N            | Mixing SR , DR                    | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz                                                                                                                |
| RDIMM<br>DDR3L 1.35V<br>w/ECC  | 2              | Y                                 | Ν       | N       | 1N            | Mixing SR , DR ,<br>QR            | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz                                                                                                                          |
| UDIMM 1.5V<br>w or w/o ECC     | 1              | γ                                 | Y       | Y       | 1N            | SR or DR                          | All UDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 1333<br>MHz(2 DIMMs Populated per Channel at<br>1333 MT/s is only supported on UDIMMs<br>with ECC support) |
| UDIMM 1.5V<br>w or w/o ECC     | 2              | Y                                 | Y       | Y       | 2N            | Mixing SR , DR                    | All UDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 1333<br>MHz(2 DIMMs Populated per Channel at<br>1333 MT/s is only supported on UDIMMs<br>with ECC support) |
| UDIMM 1.35V<br>w/ECC           | 1              | Y                                 | Y       | Y       | 1N            | SR or DR                          | All UDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 1333<br>MHz                                                                                                |
| UDIMM 1.35V<br>w/ECC           | 2              | Y                                 | Y       | N       | 2N            | Mixing SR , DR                    | All UDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz,                                                                                                               |

1N: One clock cycle for the DRAM commands arrive at the DIMMs to execute.

2N: Two clock cycles for the DRAM commands arrive at the DIMMs to execute.

#### 3.2.3 Publishing System Memory

- The BIOS displays the **Total Memory** of the system during POST if Display Logo is disabled in the BIOS setup. This is the total size of memory discovered by the BIOS during POST, and is the sum of the individual sizes of installed DDR3 DIMMs in the system.
- The BIOS displays the **Effective Memory** of the system in the BIOS setup. The term *Effective Memory* refers to the total size of all DDR3 DIMMs that are active (not disabled) and not used as redundant units.
- The BIOS provides the total memory of the system in the main page of the BIOS setup. This total is the same as the amount described by the first bullet above.
- If Display Logo is disabled, the BIOS displays the total system memory on the diagnostic screen at the end of POST. This total is the same as the amount described by the first bullet above.

# 3.2.4 Memory Map and Population Rules

The nomenclature for DIMM sockets implemented on the Intel<sup>®</sup> Server Board S5520UR, S5520URT is detailed in the following table:

#### Table 6. DIMM Nomenclature

| Processor Socket 1 |    |       |      |       |           | Processor Socket 2 |           |    |           |    |       |
|--------------------|----|-------|------|-------|-----------|--------------------|-----------|----|-----------|----|-------|
| Channel A          |    | Chann | el B | Chann | Channel C |                    | Channel D |    | Channel E |    | nel F |
| A1                 | A2 | B1    | B2   | C1    | C2        | D1                 | D2        | E1 | E2        | F1 | F2    |

#### 3.2.4.1 Memory Subsystem Nomenclature

- DIMMs are organized into physical slots on DDR3 memory channels that belong to processor sockets.
- The memory channels from processor socket 1 are identified as Channel A, B, and C. The memory channels from processor socket 2 are identified as Channel D, E, and F.
- The silk screened DIMM slot identifiers on the board provide information about the channel, and therefore the processor to which they belong. For example, DIMM\_A1 is the first slot on Channel A on processor 1; DIMM\_D1 is the first DIMM socket on Channel D on processor 2.
- The memory slots associated with a given processor are unavailable if the given processor socket is not populated.
- A processor may be installed without populating the associated memory slots provided a second processor is installed with associated memory. In this case, the memory is shared by the processors. However, the platform suffers performance degradation and latency due to the remote memory.
- Processor sockets are self-contained and autonomous. However, all memory subsystem support (such as Memory RAS, Error Management,) in the BIOS setup are applied commonly across processor sockets.

# 3.2.5 Memory RAS

#### 3.2.5.1 RAS Features

The server board supports the following memory RAS features:

- Channel Independent Mode
- Channel Mirroring Mode

The memory RAS offered by the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series is done at channel level, i.e., during mirroring, channel B mirrors channel A. All DIMM matching requirements are on a slot to slot basis on adjacent channels. For example, to enable mirroring, corresponding slots on channel A and channel B must have DIMMS of identical parameters. But DIMMs on adjacent slots on the same channel do not need identical parameters.

If one socket fails the population requirements for RAS, the BIOS sets all six channels to the Channel Independent mode. One exception to this rule is when all DIMM slots from a socket are empty. E.g., when only sockets A1, B1, C1 are populated, mirroring is possible on the platform.

The memory slots of DDR3 channels from the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series should be populated on a farthest first fashion. This holds true even in the Channel Independent mode. This means that A2 cannot be populated or used if A1 is empty.

# 3.2.5.2 Channel Independent Mode

In the Channel Independent mode, multiple channels can be populated in any order (e.g., channels B and C can be populated while channel A is empty). Also, DIMMs on adjacent channels need not have identical parameters. Therefore, all DIMMs are enabled and utilized in the Channel Independent mode.

Adjacent slots on a DDR3 channel from The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series do not need matching size and organization. However the speed of the channel is configured to the maximum common speed of the DIMMs.

The single channel mode is established using the Channel Independent mode by populating DIMM slots from channel A only.

# 3.2.5.3 Channel Mirroring Mode

The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series support channel mirroring to configure available channels of DDR3 DIMMS in the mirrored configuration. Unlike channel sparing, the mirrored configuration is a redundant image of the memory, and can continue to operate despite the presence of sporadic uncorrectable errors.

Channel mirroring is a RAS feature in which two identical images of memory data are maintained, thus providing maximum redundancy. On the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series-based Intel<sup>®</sup> server boards, mirroring is achieved across channels. Active channels hold the primary image and the other channels hold the secondary image of the system memory. The integrated memory controller in the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series alternates between both channels for read transactions. Write transactions are issued to both channels under normal circumstances.

When the system is in the Channel Mirroring mode, channel C and channel F of socket 1 and socket 2 respectively are not used. Hence, the DIMMs populated on these channels are disabled and hence do not contribute to the available physical memory. For example, if the system is operating in Channel Mirroring mode and the total size of the DDR3 DIMMs is 1.5 GB (3 x 512 MB DIMMs), then the active memory is only 1 GB.

Because the available system memory is divided into a primary image and a copy of the image, the effective system memory is reduced by at least one-half. For example, if the system is operating in the Channel Mirroring mode and the total size of the DDR3 DIMMs is 1 GB, then the effective size of the memory is 512 MB because half of the DDR3 DIMMs are the secondary images.

For channel mirroring to work, participant DDR3 DIMMs on the same DIMM slots on the adjacent channels must be identical in terms of technology, number of ranks, and size. DIMMs within the channel do not need matching parameters.

The BIOS setup provides an option to enable mirroring if the current DIMM population is valid for channel mirroring. When memory mirroring is enabled, the BIOS attempts to configure the memory system accordingly. If the BIOS finds that the DIMM population is not suitable for mirroring, it falls back to the default Channel Independent mode with maximum memory interleaving.

#### 3.2.5.3.1 Minimum DDR3 DIMM Population for Channel Mirroring

Memory mirroring has the following minimum requirements:

- **Channel configuration**: Mirroring requires the first two adjacent channels to be active.
- Socket configuration: Mirroring requires that both socket 1 and socket 2 DIMM population meets the requirements for mirroring mode. The platform BIOS configures the system in mirroring mode only if both nodes qualify. The only exception to this rule is socket 2 with all empty DIMM slots.

As a direct consequence of these requirements, the minimal DIMM population is {A1, B1}. In this configuration, processor cores on socket 2 suffer memory latency due to usage of remote memory from socket 1. An optimal DIMM population for channel mirroring in a DP server platform is {A1, B1, D1, and E1}. {A1, B1} must be identical and {D1, E1} must be identical. However, DIMMs do not need to be identical across sockets.

In this configuration, DIMMs {A1, B1} and {D1, E1} operate as (primary copy, secondary copy) pairs independent from each other. Therefore, the optimal number of DDR3 DIMMs for channel mirroring is a multiple of four, arranged as mentioned above. The BIOS disables all non-identical DDR3 DIMMs or pairs of DDR3 DIMMs across the channels to achieve symmetry and balance between the channels.

#### 3.2.5.3.2 Mirroring DIMM Population Rules Variance across Nodes

Memory mirroring in The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series-based platforms is channel mirroring. Mirroring is not done across sockets, so each socket may have a different memory configuration. Channel mirroring in socket 1 and socket 2 are mutually independent. As a result, if channel A and channel B have identical DIMM population, and channel D and channel E have identical DIMM population, then mirroring is possible even if the DIMM population is not identical for channel A and channel D.

For example, if the system is populated with six DIMMS {A1, B1, A2, B2, D1, E1}, channel mirroring is possible. Both the populations shown in the following table are valid.

| A1 | A2 | B1 | B2 | C1 | C2 | D1 | D2 | E1 | E2 | F1 | F2 | Mirroring<br>Possible? |
|----|----|----|----|----|----|----|----|----|----|----|----|------------------------|
| Р  |    | Р  |    |    |    | Р  |    | Ρ  |    |    |    | Yes                    |
| Р  | Р  | Р  | Р  |    |    | Ρ  |    | Ρ  |    |    |    | Yes                    |

# 3.2.6 Memory Upgrade Rules

Upgrading the system memory requires careful positioning of the DDR3 DIMMs based on the following factors:

- Current RAS mode of operation
- Existing DDR3 DIMM population
- DDR3 DIMM characteristics
- Optimization techniques used by the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series to maximize memory bandwidth

In the Channel Independent mode, all DDR3 channels operate independently. The Channel Independent mode can also be used to support a single DIMM configuration in channel A and in the single channel mode.

The following general rules must be observed when selecting and configuring memory to obtain the best performance from the system.

- Mixing RDIMMs and UDIMMs is not supported.
- If an installed DDR3 DIMM has faulty or incompatible SPD data, it is ignored during memory initialization and is (essentially) disabled by the BIOS. If a DDR3 DIMM has no or missing SPD information, the slot in which it is placed is treated as empty by the BIOS.
- When CPU Socket 1 is empty, any DIMM memory in Channel A through Channel C is unavailable.
- When CPU Socket 2 is empty, any DIMM memory in Channel D through Channel F is unavailable.
- If both processor sockets are populated but Channel A through Channel C is empty, the platform can still function with remote memory in Channel D through Channel F. However, platform performance suffers latency due to remote memory.
- The memory operational mode is configurable at the channel level. Two modes are supported: Independent Channel and Mirrored Channel.
- The memory slots of each DDR3 channel from the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series are populated on a farthest first fashion. This holds true even for the Independent Channel mode. Therefore, if A1 is empty, A2 cannot be populated or used.
- The BIOS selects Independent Channel mode by default, which enables all installed memory on all channels simultaneously.
- Mirrored Channel mode is not available when only one processor is populated (CPU Socket 1).
- If both processor sockets are populated and the installed DIMMs are associated with both processor sockets, then a given RAS mode is selected only if both the processor sockets are populated to conform to that mode.
- The minimum memory population possible is one DIMM in slot A1. In this configuration, the system operates in the Independent Channel mode. RAS is not available.
- If both processor sockets are populated, the next upgrade from the Single Channel mode installs DIMM\_D1. This configuration results in an optimal memory thermal spread,

as well as Non-Uniform Memory Architecture (NUMA) aware interleaving. The BIOS selects the Independent Channel mode of operation.

- If only one processor socket is populated, the next upgrade from the Single Channel mode is installing DIMM\_B1 to allow channel interleaving. The system operates in the Independent Channel mode.
- The DIMM parameter-matching requirements for memory RAS is local to a socket. For example, while Channels A/B/C can have one match of timing, technology, and size, Channels D/E/F can have a different set of parameters and RAS still functions.
- DDR3 DIMMs on adjacent slots on the same channel do not need to be identical.
- For the Mirrored Channel mode, the memory in Channels A and B of Socket 1 must be identical and Channel C should be empty. Similarly, the memory in Channels D and E of Socket 2 must be identical and Channel F should be empty.
  - a. The minimum population upgrade for the Mirrored Channel mode is DIMM\_A1, DIMM\_B1, DIMM\_D1, and DIMM\_E1 with both processor sockets populated.
     DIMM\_A1 and DIMM\_B1 as a pair must be identical, and so must DIMM\_D1 and DIMM\_E1, but the DIMMs on different processor sockets do not need to be identical.
     Failing to comply with these rules results in a switch back to the Independent Channel mode.
  - b. If Mirrored Channel mode is selected and the third channel of each processor socket is not empty, the BIOS disables the memory in the third channel of each processor socket.
- In the Mirrored Channel mode, both sockets must simultaneously satisfy the DIMM matching rules on their respective adjacent channels. If the DDR3 DIMMs on adjacent channels of a socket are not identical, the BIOS configures both the processor sockets to default to the Independent Channel mode. If DIMM\_D1 and DIMM\_E1 are not identical, then the system switches to the Independent Channel Mode

# 3.3 Intel<sup>•</sup> 5520 Chipset IOH

The Intel<sup>®</sup> 5520 Chipset component is an I/O Hub (IOH.) The Intel<sup>®</sup> 5520 Chipset provides a connection point between various I/O components and Intel<sup>®</sup> processors via the Intel<sup>®</sup> QPI interface.

The Intel<sup>®</sup> 5520 Chipset IOH is capable of interfacing with up to 36 PCI Express\* lanes, which can be configured in various combinations of x4, x8, x16 and limited x2 and x1 devices.

The Intel<sup>®</sup> 5520 Chipset IOH is responsible for providing a path to the legacy bridge. In addition, Intel<sup>®</sup> 5520 Chipset supports a x4 DMI (Direct Media Interface) link interface for the legacy bridge, and interfaces with other devices through SMBus, Controller Link and RMII manageability interfaces. The Intel<sup>®</sup> 5520 Chipset supports the following features and technologies:

- Intel<sup>®</sup> QuickPath Interconnect (Intel<sup>®</sup> QPI)
- PCI Express\* Gen2
- Intel<sup>®</sup> I/O Acceleration Technology 2 (Intel<sup>®</sup> I/OAT2)
- Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) for Directed I/O 2 (Intel<sup>®</sup> VT-d2)

# 3.4 Intel<sup>•</sup> 82801 Jx I/O Controller Hub (ICH10R)

The Intel<sup>®</sup> 82801Jx I/O Controller Hub (ICH10R) provides extensive I/O support and provides the following functions and capabilities:

- PCI Express\* Base Specification, Revision 1.1 support
- PCI Local Bus Specification, Revision 2.3 support for 33-MHz PCI operations (supports up to four REQ#/GNT# pairs)
- ACPI Power Management Logic Support, Revision 3.0a
- Enhanced DMA controller, interrupt controller, and timer functions
- Integrated Serial ATA host controllers with independent DMA operation on up to six ports and AHCI support
- USB host interface with support for up to 12 USB ports; six UHCI host controllers; two EHCI high-speed USB 2.0 host controllers
- Integrated 10/100/1000 Gigabit Ethernet MAC with System Defense
- System Management Bus (SMBus) Specification, Version 2.0 with additional support for I<sup>2</sup>C devices
- Low Pin Count (LPC) interface support
- Firmware Hub (FWH) interface support
- Serial Peripheral Interface (SPI) support

### 3.4.1 PCI Subsystem

The primary I/O buses for the Intel<sup>®</sup> Server Board S5520UR, S5520URT are PCI, PCI Express\* Gen1 and PCI Express\* Gen2 with six independent PCI bus segments.

PCI Express\* Gen1 and Gen2 are dual-simplex point-to point serial differential low-voltage interconnects. A PCI Express\* topology can contain a host bridge and several endpoints (I/O devices). The signaling bit rate is 2.5 Gbit/s one direction per lane for Gen1 and 5.0 Gbit/s one direction per lane for Gen2. Each port consists of a transmitter and receiver pair. A link between the ports of two devices is a collection of lanes (x1, x2, x4, x8, x16, etc.). All lanes within a port must transmit data using the same frequency. The PCI buses comply with the *PCI Local Bus Specification*, Revision 2.3.

The following table lists the characteristics of the PCI bus segments. Details about each bus segment follow the tables.

| PCI Bus Segment                                                  | Voltage | Width | Speed    | Туре                    | PCI I/O Card Slots                                                                                                        |
|------------------------------------------------------------------|---------|-------|----------|-------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Port 0<br>ICH10R                                                 | 3.3 V   | x4    | 10 Gb/s  | PCI<br>Express*<br>Gen1 | x4 PCI Express* Gen1 throughput to the<br>Intel <sup>®</sup> 5520 Chipset IOH                                             |
| Port 5<br>ICH10R                                                 | 3.3 V   | x1    | 2.5 Gb/s | PCI<br>Express*<br>Gen1 | x4 PCI Express* Gen1 throughput to an<br>on-board Integrated BMC                                                          |
| Port 1-4<br>ICH10R                                               | 3.3 V   | x4    | 10 Gb/s  | PCI<br>Express*<br>Gen1 | x4 PCI Express* Gen1 throughput to a midplane in the Intel <sup>®</sup> Server Chassis. Uses bridge board for connection. |
| PE1, PE2<br>Intel <sup>®</sup> 5520 Chipset<br>IOH PCI Express*  | 3.3 V   | x4    | 10 Gb/s  | PCI<br>Express*<br>Gen1 | x4 PCI Express* Gen1 throughput to an<br>on-board NIC.                                                                    |
| PE3, PE4<br>Intel <sup>®</sup> 5520 Chipset<br>IOH PCI Express*  | 3.3 V   | x8    | 40 Gb/S  | PCI<br>Express*<br>Gen2 | x8 PCI Express* Gen2 throughput to the riser slot.                                                                        |
| PE5, PE6<br>Intel <sup>®</sup> 5520 Chipset<br>IOH PCI Express*  | 3.3 V   | x8    | 40 Gb/S  | PCI<br>Express*<br>Gen2 | x8 PCI Express* Gen2 throughput to the riser slot.                                                                        |
| PE7, PE8<br>Intel <sup>®</sup> 5520 Chipset<br>IOH PCI Express*  | 3.3 V   | x8    | 40 Gb/S  | PCI<br>Express*<br>Gen2 | x8 PCI Express* Gen2 throughput to the riser slot.                                                                        |
| PE9, PE10<br>Intel <sup>®</sup> 5520 Chipset<br>IOH PCI Express* | 3.3 V   | x8    | 40 Gb/S  | PCI<br>Express*<br>Gen2 | x4 PCI Express* Gen2 throughput to each<br>of the two IO Module Mezzanine<br>connectors.                                  |

#### Table 8. Intel<sup>®</sup> Server Board S5520UR, S5520URT PCI Bus Segment Characteristics

# 3.4.2 Serial ATA Support

The ICH10R has an integrated Serial ATA (SATA) controller that supports independent DMA operation on six ports and data transfer rates of up to 3.0 Gb/s. The six SATA ports on the server board are numbered SATA-0 through SATA-5. The SATA ports can be enabled or disabled and/or configured by accessing the BIOS setup utility during POST.

# 3.4.2.1 Software RAID Support

The on-board storage capability of these server boards includes support for Intel<sup>®</sup> Embedded Server RAID Technology II (Intel<sup>®</sup> ESRTII), which provides three standard software RAID levels: Data stripping (RAID Level 0), data mirroring (RAID Level 1), and data stripping with mirroring (RAID Level 10). For higher performance, you can use data stripping to alleviate disk bottlenecks by taking advantage of the dual independent DMA engines that each SATA port offers. Data mirroring is used for data security. Should a disk fail, a mirrored copy of the failed disk is brought online. There is no loss of either PCI resources (request/grant pair) or add-in card slots.

With the addition of an optional Intel<sup>®</sup> RAID Activation Key, Intel<sup>®</sup> ESRTII is also capable of providing fault tolerant data stripping (software RAID Level 5), such that if a SATA hard drive fails, you can restore the lost data on a replacement drive from the other drives that make up the RAID 5 pack.

Intel<sup>®</sup> Embedded Server RAID Technology functionality requires the following items:

- ICH10R I/O Controller Hub
- Software RAID option is selected on BIOS menu for SATA controller
- Intel<sup>®</sup> Embedded Server RAID Technology II Option ROM
- Intel<sup>®</sup> Embedded Server RAID Technology II drivers, most recent revision
- At least two SATA hard disk drives

# 3.4.2.2 Software RAID Option ROM

The Intel<sup>®</sup> Embedded Server RAID Technology II for SATA Option ROM provides a preoperating system user interface for the Intel<sup>®</sup> Embedded Server RAID Technology II implementation and provides the ability to use an Intel<sup>®</sup> Embedded Server RAID Technology II volume as a boot disk as well as to detect any faults in the Intel<sup>®</sup> Embedded Server RAID Technology II volume(s).

# 3.4.3 USB 2.0 Support

The USB controller functionality integrated into ICH10R provides the server board with an interface for up to ten USB 2.0 ports. All ports are high-speed, full-speed and low-speed capable.

- Four external connectors are located on the back edge of the server board.
- One internal 2x5 header (J1J2) is provided, capable of supporting two optional USB 2.0 ports.
- Two ports are routed over the bridge board for chassis front panel USB ports and/or a USB floppy drive. Due to the long route distance, those two ports are only capable of supporting low-speed and full-speed modes.

 One internal low-profile 2x5 header (J1J1) is provided to support low-profile USB solid state drives.

# 3.5 I/O Module

The Intel<sup>®</sup> Server Board S5520UR, S5520URT supports a variety of I/O Module options using 2 x4 PCI Express\* Gen2 Mezzanine connectors on the rear of the server board. For more information on these modules, see the Intel<sup>®</sup> Server Board S5520UR, S5520URT I/O Module Hardware Specification.

# 3.6 Integrated Baseboard Management Controller

The ServerEngines\* LLC Pilot II Integrated BMC is provided by an embedded ARM9 controller and associated peripheral functionality that is required for IPMI-based server management. Firmware usage of these hardware features is platform dependant.

The following is a summary of the Integrated BMC management hardware features utilized by the ServerEngines\* LLC Pilot II Integrated BMC:

- IPMI 2.0 Compliant
- Integrated 250 Mhz 32-bit ARM9 processor
- Six I<sup>2</sup>C SMBus modules with Master-Slave support
- Two independent 10/100 Ethernet Controllers with RMII support
- Six I<sup>2</sup>C interface
- Memory Management Unit (MMU)
- DDR2 16-bit up to 667 MHz memory interface
- Dedicated real-time clock for Integrated BMC
- Up to 16 direct and 64 Serial GPIO ports
- 12 10-bit Analog to Digital Converters
- Eight Fan Tachometers Inputs
- Four Pulse Width Modulators (PWM)
- Chassis Intrusion Logic with battery backed general purpose register
- JTAG Master interface
- Watchdog timer

Additionally, the ServerEngines\* Pilot II part integrates a super I/O module with the following features:

- Keyboard Style/BT Interface
- Two 16C550 compatible serial ports
- Serial IRQ support
- 16 GPIO ports (shared with Integrated BMC)
- LPC to SPI Bridge for system BIOS support
- SMI and PME support

- ACPI compliant
- Wake-up control

The Pilot II contains an integrated KVMS subsystem and graphics controller with the following features:

- USB 2.0 for keyboard, mouse, and storage devices
- Hardware Video Compression for text and graphics
- Hardware encryption
- 2D Graphics Acceleration
- DDR2 graphics memory interface
- Up to 1600x1200 pixel resolution



Figure 12. Integrated BMC Hardware

# 3.6.1 Integrated BMC Embedded LAN Channel

The Integrated BMC hardware includes two dedicated 10/100 network interfaces. These interfaces are not shared with the host system. At any time, only one dedicated interface may be enabled for management traffic. The default active interface is the NIC 1 port.

For these channels, support can be enabled for IPMI-over-LAN and DHCP.

For security reasons, embedded LAN channels have the following default settings:

- IP Address: Static.
- All users disabled.

### 3.6.2 Floppy Disk Controller

The server board does not support a floppy disk controller interface. However, the system BIOS recognizes USB floppy devices.

### 3.6.3 Keyboard and Mouse Support

The server board does not support PS/2 interface keyboards and mice. However, the system BIOS recognizes USB specification-compliant keyboard and mice.

### 3.6.4 Wake-up Control

The super I/O contains functionality that allows various events to power on and power off the system.

# 3.7 Video Support

The server board includes a video controller in an on-board Server Engines\* Integrated Baseboard Management Controller along with 8 MB of video DDR2 SDRAM. The SVGA subsystem supports a variety of modes, up to 1600 x 1200 resolution in 8/16 bpp modes under 2D. It also supports both CRT and LCD monitors up to 85 Hz vertical refresh rate.

The video is accessed using a standard 15-pin VGA connector (J8A1) found on the back edge of the server board. The on-board video controller can be disabled using the BIOS Setup utility or when an add-in video card is detected. The system BIOS provides the option for dual-video operation when an add-in video card is configured in the system.

#### 3.7.1 Video Modes

The integrated video controller supports all standard IBM VGA modes. The following table shows the 2D modes supported for both CRT and LCD:

| 2D Mode    |                       | 2D Video Mode         | Support (Color Bit)   |                       |                                 |
|------------|-----------------------|-----------------------|-----------------------|-----------------------|---------------------------------|
| Resolution | 8 bpp                 | 16 bpp                | 24 bpp                | 32 bpp                |                                 |
| 640x480    | Supported             | Supported             | Supported             | Supported             |                                 |
|            | 60, 72, 75, 85        | 60, 72, 75, 85        | 60, 72, 75, 85        | 60, 72, 75, 85        | Monitor<br>Refresh Rate<br>(Hz) |
| 800x600    | Supported             | Supported             | Supported             | Supported             |                                 |
|            | 56, 60, 72, 75,<br>85 | Monitor<br>Refresh Rate<br>(Hz) |
| 1024x768   | Supported             | Supported             | Supported             | Supported             |                                 |
|            | 60, 70, 75, 85        | 60, 70, 75, 85        | 60, 70, 75, 85        | 60, 70, 75, 85        | Monitor<br>Refresh Rate<br>(Hz) |
| 1152x864   | Supported             | Supported             | Supported             | N/A                   |                                 |
|            | 75                    | 75                    | 75                    | N/A                   | Monitor<br>Refresh Rate<br>(Hz) |
| 1280x1024  | Supported             | Supported             | Supported             | N/A                   |                                 |
|            | 60, 75, 85            | 60, 75, 85            | 60                    | N/A                   | Monitor<br>Refresh Rate<br>(Hz) |
| 1440x900   | Supported             | Supported             | Supported             | N/A                   |                                 |
|            | 60                    | 60                    | 60                    | N/A                   | Monitor<br>Refresh Rate<br>(Hz) |
| 1600x1200  | Supported             | Supported             | N/A                   | N/A                   |                                 |
|            | 60, 65, 70, 75,<br>85 | 60, 65, 70            | N/A                   | N/A                   | Monitor<br>Refresh Rate<br>(Hz) |

#### Table 9. Video Modes

# 3.7.2 Dual Video

The BIOS supports both single-video and dual-video modes. The dual-video mode is enabled by default.

- In the single mode (dual monitor video = disabled), the on-board video controller is disabled when an add-in video card is detected.
- In the dual mode (on-board video = enabled, dual monitor video = enabled), the onboard video controller is enabled and is the primary video device. The external video card is allocated resources and is considered the secondary video device. The BIOS Setup utility provides options to configure the feature as follows:

#### Table 10. Video mode

| On-board Video     | Enabled  |                                               |
|--------------------|----------|-----------------------------------------------|
|                    | Disabled |                                               |
| Dual Monitor Video | Enabled  | Shaded if on-board video is set to "Disabled" |
|                    | Disabled |                                               |

# 3.8 Network Interface Controller (NIC)

Network interface support is provided from the on-board Intel<sup>®</sup> 82575EB NIC, which is a single, compact component with two fully integrated GbE Media Access Control (MAC) and Physical Layer (PHY) ports. The on-board Intel<sup>®</sup> 82575EB NIC provides the server board with support for dual LAN ports designed for 10/100/1000 Mbps operation.

The Intel<sup>®</sup> 82575EB device provides a standard IEEE 802.3 Ethernet interface for 1000BASE-T, 100BASE-TX, and 10BASE-T applications (802.3, 802.3u, and 802.3ab). The Intel<sup>®</sup> 82575EB device is capable of transmitting and receiving data at rates of 1000 Mbps, 100 Mbps, or 10 Mbps.

Each network interface controller (NIC) drives two LEDs located on each network interface connector (J6A1, J5A2). The link/activity LED (at the right of the connector) indicates network connection when on, and transmit/receive activity when blinking. The speed LED (at the left of the connector) indicates 1000-Mbps operation when amber, 100-Mbps operation when green, and 10-Mbps when off. The following table provides an overview of the LEDs.

| LED Color           | LED State | NIC State         |  |
|---------------------|-----------|-------------------|--|
|                     | Off       | 10 Mbps           |  |
| Green/Amber (Right) | Green     | 100 Mbps          |  |
|                     | Amber     | 1000 Mbps         |  |
| Green (Left)        | On        | Active Connection |  |
| Gleen (Leit)        | Blinking  | •                 |  |

#### Table 11. NIC2 Status LED

# 3.8.1 MAC Address Definition

Each Intel<sup>®</sup> Server Board S5520UR, S5520URT has the following four MAC addresses assigned to it at the Intel<sup>®</sup> factory.

- NIC 1 MAC address
- NIC 2 MAC address Assigned the NIC 1 MAC address +1
- Integrated BMC LAN Channel MAC address Assigned the NIC 1 MAC address +2
- Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) MAC address Assigned the NIC 1 MAC address +3

During the manufacturing process, each server board has a white MAC address sticker included with the board. The sticker displays the NIC 1 MAC address in both bar code and alphanumeric formats, and displays the Intel<sup>®</sup> RMM3 MAC address in alphanumeric format.

# 3.9 Trusted Platform Module (TPM) – Supported only on S5520URT

#### 3.9.1 Overview

Trusted Platform Module (TPM) is a hardware-based security device that addresses the growing concern on boot process integrity and offers better data protection. TPM protects the system start-up process by ensuring it is tamper-free before releasing system control to the operating system. A TPM device provides secured storage to store data, such as security keys and passwords. In addition, a TPM device has encryption and hash functions. The Intel<sup>®</sup> Server Board S5520URT implements TPM as per TPM PC Client specifications revision 1.2 by the Trusted Computing Group (TCG).

A TPM device is affixed to the motherboard of the server and is secured from external software attacks and physical theft. A pre-boot environment, such as the BIOS and operating system loader, uses the TPM to collect and store unique measurements from multiple factors within the boot process to create a system fingerprint. This unique fingerprint remains the same unless the pre-boot environment is tampered with. Therefore, it is used to compare to future measurements to verify the integrity of the boot process.

After the BIOS complete the measurement of its boot process, it hands off control to the operating system loader and in turn to the operating system. If the operating system is TPM-enabled, it compares the BIOS TPM measurements to those of previous boots to make sure the system was not tampered with before continuing the operating system boot process. Once the operating system is in operation, it optionally uses TPM to provide additional system and data security (for example, Microsoft Vista\* supports Bitlocker drive encryption).

# 3.9.2 TPM security BIOS

The BIOS TPM support conforms to the TPM PC Client Specific – Implementation Specification for Conventional BIOS, version 1.2, and to the TPM Interface specification, version 1.2. The BIOS adheres to the Microsoft Vista\* BitLocker requirement. The role of the BIOS for TPM security includes the following:

- Measures and stores the boot process in the TPM microcontroller to allow a TPM enabled operating system to verify system boot integrity.
- Produces EFI and legacy interfaces to a TPM-enabled operating system for using TPM.
- Produces ACPI TPM device and methods to allow a TPM-enabled operating system to send TPM administrative command requests to the BIOS.
- Verifies operator physical presence. Confirms and executes operating system TPM administrative command requests.
- Provides BIOS Setup options to change TPM security states and to clear TPM ownership.

For additional details, refer to the TCG PC Client Specific Implementation Specification, the TCG PC Client Specific Physical Presence Interface Specification, and the Microsoft BitLocker\* Requirement documents.

#### 3.9.2.1 Physical Presence

Administrative operations to the TPM require TPM ownership or physical presence indication by the operator to confirm the execution of administrative operations. The BIOS implements the operator presence indication by verifying the setup Administrator password.

A TPM administrative sequence invoked from the operating system proceeds as follows:

- 1. User makes a TPM administrative request through the operating system's security software.
- 2. The operating system requests the BIOS to execute the TPM administrative command through TPM ACPI methods and then resets the system.
- 3. The BIOS verifies the physical presence and confirms the command with the operator.
- 4. The BIOS executes TPM administrative command(s), inhibits BIOS Setup entry and boots directly to the operating system which requested the TPM command(s).

#### 3.9.2.2 TPM Security Setup Options

The BIOS TPM Setup allows the operator to view the current TPM state and to carry out rudimentary TPM administrative operations. Performing TPM administrative options through the BIOS setup requires TPM physical presence verification.

Using BIOS TPM Setup, the operator can turn ON or OFF TPM functionality and clear the TPM ownership contents. After the requested TPM BIOS Setup operation is carried out, the option reverts to No Operation.

The BIOS TPM Setup also displays the current state of the TPM, whether TPM is enabled or disabled and activated or deactivated. Note that while using TPM, a TPM-enabled operating system or application may change the TPM state independent of the BIOS setup. When an operating system modifies the TPM state, the BIOS Setup displays the updated TPM state.

The BIOS Setup TPM Clear option allows the operator to clear the TPM ownership key and allows the operator to take control of the system with TPM. You use this option to clear security settings for a newly initialized system or to clear a system for which the TPM ownership security key was lost.

#### 3.9.2.3 Security Screen

To enter the BIOS Setup, press the F2 function key during boot time when the OEM or Intel<sup>®</sup> logo displays. The following message displays on the diagnostics screen and under the Quiet Boot logo screen:

Press <F2> to enter setup

When the Setup is entered, the Main screen displays. The BIOS Setup utility provides the Security screen to enable and set the user and administrative passwords and to lock out the front panel buttons so they cannot be used. The Intel<sup>®</sup> Server Board S5520URT provides TPM settings through the security screen.

To access this screen from the Main screen, select the **Security** option.

| Maii  | n Ad                     | vanced               | Security | Server Management                                                                                                | Boot Options | Boot Manager |
|-------|--------------------------|----------------------|----------|------------------------------------------------------------------------------------------------------------------|--------------|--------------|
|       | nistrator I<br>Password  | Password S<br>Status | itatus   | <installed installe<br="" not=""><installed installe<="" not="" th=""><th></th><th></th></installed></installed> |              |              |
|       | .dministra<br>Iser Passw | tor Passwo<br>vord   | rd       | [1234aBcD]<br>[1234aBcD]                                                                                         |              |              |
| Front | : Panel Loo              | ckout                |          | Enabled/ <b>Disabled</b>                                                                                         |              |              |
|       | State<br>Administra      | ative Contro         | bl       | <enabled &="" <br="" activated="">Activated/Disabled &amp; I<br/><b>No Operation/Turn Or</b></enabled>           | Deactivated> |              |

#### Figure 13. Setup Utility – TPM Configuration Screen

| Setup Item            | Options                  | Help Text                                                                                                          | Comments                                                                                                                                             |
|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPM State*            | Enabled and Activated    |                                                                                                                    | Information only.                                                                                                                                    |
|                       | Enabled and Deactivated  |                                                                                                                    | Shows the current TPM device                                                                                                                         |
|                       | Disabled and Activated   |                                                                                                                    | state.                                                                                                                                               |
|                       | Disabled and Deactivated |                                                                                                                    | A disabled TPM device will not<br>execute commands that use TPM<br>functions and TPM security<br>operations will not be available.                   |
|                       |                          |                                                                                                                    | An enabled and deactivated TPM is<br>in the same state as a disabled<br>TPM except setting of TPM<br>ownership is allowed if not present<br>already. |
|                       |                          |                                                                                                                    | An enabled and activated TPM<br>executes all commands that use<br>TPM functions and TPM security<br>operations will be available.                    |
| TPM<br>Administrative | No Operation<br>Turn On  | [No Operation] - No changes to current state.                                                                      |                                                                                                                                                      |
| Control**             | Turn Off                 | [Turn On] - Enables and activates TPM.                                                                             |                                                                                                                                                      |
|                       | Clear Ownership          | [Turn Off] - Disables and deactivates TPM.                                                                         |                                                                                                                                                      |
|                       |                          | [Clear Ownership] - Removes the TPM<br>ownership authentication and returns<br>the TPM to a factory default state. |                                                                                                                                                      |
|                       |                          | <b>Note</b> : The BIOS setting returns to [No Operation] on every boot cycle by default.                           |                                                                                                                                                      |

Table 12. TSetup Utility – Security Configuration Screen Fields

# 3.9.3 Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT)

#### 3.9.3.1 Overview

Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) for safer computing, formerly code named LaGrande Technology, is a versatile set of hardware extensions to Intel<sup>®</sup> processors and chipsets that enhance the platform with security capabilities such as measured launch and protected execution. Intel<sup>®</sup> TXT provides hardware-based mechanisms that help protect against software-based attacks and protects the confidentiality and integrity of data stored or created on the system. It does this by enabling an environment where applications can run within their own space, protected from all other software on the system. These capabilities provide the protection mechanisms, rooted in hardware, that are necessary to provide trust in the application's execution environment. In turn, this can help to protect vital data and processes from being compromised by malicious software running on the platform. Long available on client platforms, Intel<sup>®</sup> is now enabling Intel<sup>®</sup> TXT on selected server platforms as well.

# 3.9.3.2 Intel<sup>®</sup> TXT hardware overview

Implementation of a Trusted Execution Technology-enabled platform requires a number of

hardware enhancements. Key hardware elements of this platform are:

Processor: Extensions to the IA-32 architecture allow for the creation of multiple execution environments, or partitions. This allows for the coexistence of a standard (legacy) partition and protected partition, where software can run in isolation in the protected partition, free from being observed or compromised by other software running on the platform. Access to hardware resources (such as memory) is hardened by enhancements in the processor and chipset hardware. Other processor enhancements include: (1) event handling, to reduce the vulnerability of data exposed through system events, (2) instructions to manage the protected execution environment, (3) and instructions to establish a more secure software stack.

Chipset: Extensions to the chipset deliver support for key elements of this new, more protected platform. They include: (1) the capability to enforce memory protection policy, (2) enhancements to protect data access from memory, (3) protected channels to graphics and input/output devices, (4) and interfaces to the Trusted Platform Module [Version 1.2].

Keyboard and Mouse: Enhancements to the keyboard and mouse enable communication between these input devices and applications running in a protected partition to take place without being observed or compromised by unauthorized software running on the platform.

Graphics: Enhancements to the graphic subsystem enable applications running within a protected partition to send display information to the graphics frame buffer without being observed or compromised by unauthorized software running on the platform.

The TPM v. 1.2 device: Also called the Fixed Token, is bound to the platform and connected to the PC's LPC bus. The TPM provides the hardware-based mechanism to store or 'seal' keys and other data to the platform. It also provides the hardware mechanism to report platform attestations.

#### 3.9.3.3 Enabling Intel<sup>®</sup> TXT on Intel<sup>®</sup> Server Board

Intel<sup>®</sup> TXT can be supported by Intel<sup>®</sup> Server Board S5520URT (PBA# E81084-752 or later version), following steps describe how to set up Intel<sup>®</sup> TXT feature:

#### System pre-requirements:

Processor: B1 or later stepping Intel<sup>®</sup> Xeon Processor 5600 Series Server Board: Intel<sup>®</sup> Server Board S5520URT; PBA version E81084-752 or later Memory: At least 1 GB memory installed

### Intel<sup>®</sup> TXT Setup:

1 – Enable TPM module: Go to BIOS setup Menu page, Security Tab, set administrator password

| Aptio Setup Utility<br>Main Advanced Security Server  | - Copyright (C) 2009 American<br>Management Boot Options Boo              |                                                                                                                                                                                                                           |
|-------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Administrator Password Status<br>User Password Status | Installed<br>Not Installed                                                | Administrator password is used<br>to control change access in<br>BIOS Setup Utility.<br>Only alphanumeric characters                                                                                                      |
| Set Administrator Password<br>Set User Password       |                                                                           | can be used. Maximum length is<br>7 characters. It is case<br>sensitive.                                                                                                                                                  |
| Front Panel Lockout                                   | [Disabled]                                                                | Note: Administrator password<br>must be set in order to use the                                                                                                                                                           |
| TPM State<br>TPM Administrative Control               | Disabled & Deactivated<br>[No Operation]<br>Create New Password<br>****** | user account.                                                                                                                                                                                                             |
|                                                       |                                                                           | <ul> <li>Select Screen</li> <li>Select Item</li> <li>Select Item</li> <li>Change Value</li> <li>Enter Select Field</li> <li>General Help</li> <li>Goptimized Defaults</li> <li>Save and Exit</li> <li>ESC Exit</li> </ul> |
| Version 1.23.1114.                                    | Copyright (C) 2009 American M                                             | egatrends, Inc.                                                                                                                                                                                                           |

After administrator password is setup, press **F10** to save and exit BIOS setup.

System will automatically reboot, go to BIOS setup Menu page, Security Tab, set TPM Administrative Control as **Turn ON**, press **F10** to save and exit BIOS setup.

|                                                                                                         | <mark>ility - Copyright (C) 2009 Americ</mark><br>erver Management Boot Options B  |                                                                                                                                                                                                     |  |  |
|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Administrator Password Statu<br>User Password Status<br>Set Administrator Password<br>Set User Password | s Installed<br>Not Installed                                                       | [No Operation] - No changes to<br>current state.<br>[Turn On] - Enables and<br>activates TPM.<br>[Turn Off] - Disables and<br>deactivates TPM.                                                      |  |  |
| Front Panel Lockout<br>TPM State<br>TPM Administrative Control                                          | [Disabled]<br>TPM Administrative Control -<br>No Operation<br>Turn ON<br>Turn OFF- | IClear Ownershipl - Removes the<br>TPM ownership authentication<br>and returns the TPM to factory<br>efault state.<br>e: BIOS setting will return<br>INo Operationl on every boot<br>le by default. |  |  |
|                                                                                                         | Clear Ownership                                                                    | Select Screen<br>14 Select Item<br>+/- Change Value<br>Enter Select Field<br>F1 General Help<br>F9 Optimized Defaults<br>F10 Save and Exit                                                          |  |  |
| Version 1.23.                                                                                           | 1114. Copyright (C) 2009 American                                                  | ESC Exit<br>Megatrends, Inc.                                                                                                                                                                        |  |  |

Go to BIOS setup Menu, Security Tab, TPM State should be Enabled & Activated.

# 3.10 Intel<sup>•</sup> Virtualization Technology for Directed I/O (Intel<sup>•</sup> VT-d)

The Intel<sup>®</sup> Virtualization Technology is designed to support multiple software environments sharing same hardware resources. Each software environment may consist of an OS and applications. The Intel<sup>®</sup> Virtualization Technology can be enabled or disabled in the BIOS setup. The default behavior is disabled.

**Note:** If the setup options are changed to enable or disable the Virtualization Technology setting in the processor, the user must perform an AC power cycle for the changes to take effect.

The Intel<sup>®</sup> 5520 Chipset IOH supports DMA remapping from inbound PCI Express\* memory Guest Physical Address (GPA) to Host Physical Address (HPA). PCI devices are directly assigned to a virtual machine leading to a robust and efficient virtualization.

# 4. Platform Management

The platform management subsystem is based on the Integrated BMC features of the ServerEngines\* Pilot II. The on-board platform management subsystem consists of communication buses, sensors, system BIOS, and server management firmware. The following diagram provides an overview of the Server Management Bus (SMBus) architecture used on this server board.





Figure 14. Server Management Bus (SMBus) Block Diagram

# 4.1 Feature Support

#### 4.1.1 IPMI 2.0 Features

- Integrated Baseboard Management Controller (Integrated BMC).
- IPMI Watchdog timer.
- Messaging support, including command bridging and user/session support.
- Chassis device functionality, including power/reset control and BIOS boot flags support.
- Event receiver device: The Integrated BMC receives and processes events from other platform subsystems.
- Field replaceable unit (FRU) inventory device functionality: The Integrated BMC supports access to system FRU devices using IPMI FRU commands.
- System event log (SEL) device functionality: The Integrated BMC supports and provides access to a SEL.
- Sensor device record (SDR) repository device functionality: The Integrated BMC supports storage and access of system SDRs.
- Sensor device and sensor scanning/monitoring: The Integrated BMC provides IPMI management of sensors. It polls sensors to monitor and report system health.
- IPMI interfaces.
- Host interfaces include system management software (SMS) with receive message queue support, and server management mode (SMM).
- Terminal mode serial interface.
- IPMB interface.
- LAN interface that supports the IPMI-over-LAN protocol (RMCP, RMCP+).
- Serial-over-LAN (SOL).
- ACPI state synchronization: The Integrated BMC tracks ACPI state changes that are provided by the BIOS.
- Integrated Baseboard Management Controller (Integrated BMC) self test: The Integrated BMC performs initialization and run-time self tests, and makes results available to external entities.

See also the IPMI 2.0 Specification.

# 4.1.2 Non-IPMI Features

The Integrated BMC supports the following non-IPMI features. This list does not preclude support for future enhancements or additions.

- In-circuit Integrated BMC firmware update.
- Fault resilient booting (FRB): FRB2 is supported by the watchdog timer functionality
- Chassis intrusion detection and chassis intrusion cable presence detection.
- Basic fan control using TControl version 2 SDRs.
- Fan redundancy monitoring and support.
- Power supply redundancy monitoring and support.
- Hot-swap fan support.

- Acoustic management: Support for multiple fan profiles.
- Signal testing support: The Integrated Baseboard Management Controller (Integrated BMC) provides test commands for setting and getting platform signal states.
- The Integrated Baseboard Management Controller (Integrated BMC) generates diagnostic beep codes for fault conditions.
- System GUID storage and retrieval.
- Front panel management: The Integrated Baseboard Management Controller (Integrated BMC) controls the system status LED and chassis ID LED. It supports secure lockout of certain front panel functionality and monitors button presses. The chassis ID LED is turned on using a front panel button or a command.
- Power state retention.
- Power fault analysis.
- Intel<sup>®</sup> Light-Guided Diagnostics.
- Power unit management: Support for power unit sensor. The Integrated Baseboard Management Controller (Integrated BMC) handles power-good dropout conditions.
- DIMM temperature monitoring: New sensors and improved acoustic management using closed-loop fan control algorithm taking into account DIMM temperature readings.
- Address Resolution Protocol (ARP): The Integrated BMC sends and responds to ARPs (supported on embedded NICs)
- Dynamic Host Configuration Protocol (DHCP): The Integrated BMC performs DHCP (supported on embedded NICs).
- Chassis intrusion fan interactions.
- Platform environment control interface (PECI) thermal management support.

# 4.2 Optional Advanced Management Feature Support

This section explains the advanced management features supported by the Integrated Baseboard Management Controller (Integrated BMC) firmware.

# 4.2.1 Enabling Advanced Management Features

The Integrated BMC enables the advanced management features only when it detects the presence of the Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) card. Without the Intel<sup>®</sup> RMM3, the advanced features are dormant.

#### 4.2.1.1 Intel<sup>•</sup> RMM3

The Intel<sup>®</sup> RMM3 provides the Integrated BMC with an additional dedicated network interface. The dedicated interface consumes its own LAN channel. Additionally, the Intel<sup>®</sup> RMM3 provides additional flash storage for advanced features like Web Services for Management (WS-MAN).

# 4.2.2 Keyboard, Video, Mouse (KVM) Redirection

The Integrated BMC firmware supports keyboard, video, and mouse redirection over LAN. This feature is available remotely from the embedded web server as a Java applet. This feature is enabled only when the Intel<sup>®</sup> RMM3 is present.

#### 4.2.2.1 Keyboard and Mouse

The keyboard and mouse are emulated by the Integrated BMC as USB human interface devices.

#### 4.2.2.2 Video

Video output from the KVM subsystem is equivalent to the video output on the local console. Video redirection is available after video is initialized by the system BIOS.

#### 4.2.2.3 Availability

Up to two remote KVM sessions are supported. The default inactivity timeout is 30 minutes, but may be changed through the embedded web server. Remote KVM activation does not disable the local system keyboard, video, or mouse. Remote KVM is not deactivated by local system input, unless the feature is disabled locally.

KVM sessions persist across system reset, but not across an AC power loss.

#### 4.2.3 Media Redirection

The embedded web server provides a Java applet to enable remote media redirection. This may be used in conjunction with the remote KVM feature, or as a standalone applet. This feature is enabled only when the Intel<sup>®</sup> RMM3 is present.

The media redirection feature is intended to allow system administrators or users to mount a remote IDE or USB CD-ROM, floppy drive or a USB flash disk as a USB device to the server. Once mounted, the remote device appears just like a local device to the server, allowing system administrators or users to install software (including Operating systems, copy files, update BIOS, etc.) or boot the server from this device. USB 2.0 needs to be supported for better performance.

The following capabilities are supported:

- The operation of remotely mounted devices is independent of the local devices on the server. Both remote and local devices are useable in parallel.
- Either an IDE (CD-ROM, floppy) or USB device can be mounted as a remote device to the server.
- All supported (P1) Microsoft Windows\* and Linux operating systems can be booted from the remotely mounted device and from disk IMAGE (\*.IMG) files.
- At least two devices can be mounted concurrently.
- The mounted device is visible to (and useable by) managed system's OS and BIOS in both pre-boot and post-boot states.
- The mounted device shows up in the BIOS boot order and the BIOS boot order can be changed to boot from this remote device.
- The operating system can be installed on a bare metal (no OS present) server using the remotely mounted device. This may also require the use of KVM redirection to configure the OS during install.

# 4.2.3.1 Availability

The default inactivity timeout is 30 minutes, but may be changed through the embedded web server.

Media redirection sessions persist across system reset, but not across an AC power loss.

# 4.2.4 Web Services for Management (WS-MAN)

The Integrated BMC firmware supports the Web Services for Management (WS-MAN) specification.

# 4.2.5 Local Directory Authentication Protocol (LDAP)

The Integrated BMC firmware supports the Local Directory Authentication Protocol (LDAP) protocol for user authentication.

Note: IPMI users/passwords and sessions are not supported over LDAP.

# 4.2.6 Embedded Webserver

The Integrated BMC provides an embedded web server for out-of-band management. User authentication is handled by IPMI user names and passwords. Base functionality for the embedded web server includes:

- Power Control Limited control based on IPMI user privilege.
- Sensor Reading Limited access based on IPMI user privilege.
- SEL Reading Limited access based on IPMI user privilege.
- KVM/Media Redirection Limited access based on IPMI user privilege. Only available when the Intel<sup>®</sup> RMM3 is present.
- IPMI User Management Limited access based on IPMI user privilege.

The web server is available on all enabled LAN channels.

See Appendix B for Integrated BMC core sensors

# 4.3 Management Engine (ME)

# 4.3.1 Overview

Intel<sup>®</sup> Server Platform Services (SPS) is a set of manageability services provided by the firmware executing on an embedded ARC controller within the IOH. This management controller is also commonly referred to as the Management Engine (ME). The functionality provided by the Intel<sup>®</sup> SPS firmware is different from Intel<sup>®</sup> Active Management Technology (Intel<sup>®</sup> AMT) provided by the ME on client platforms.

Intel<sup>®</sup> Server Platform Services are value-add platform management options that enhance the value of Intel<sup>®</sup> platforms and their component ingredients (CPUs, chipsets and I/O components). Each service is designed to function independently wherever possible, or grouped together with one or more features in flexible combinations to allow OEMs to differentiate platforms.

# 4.3.2 Management Engine Firmware Update

The Management Engine (ME) Firmware (FW) provides a set of IPMI OEM commands for performing the FW update. An update utility running on the host uses IPMI bridging functionality to send these commands to the ME through the Integrated BMC over the Integrated BMC/IPMB link.

On Intel<sup>®</sup> server platforms, the ME FW uses a single operational image with a recovery image. In order to upgrade an operational image, the system must be booted from a recovery image. The recovery image only provides the basic functionality that is required to perform the update. Other SPS features are therefore not functional when the update is in progress.

# 4.3.3 Management Engine Interaction

Management Engine-Integrated BMC interactions include the following:

- Integrated BMC stores sensor data records for ME-owned sensors.
- Integrated BMC participates in ME firmware update.
- Integrated BMC initializes ME-owned sensors based on SDRs.
- Integrated BMC receives platform event messages sent by the ME.
- Integrated BMC notifies ME of POST completion.
- Integrated BMC may be queried by the ME for inlet temperature readings.

Integrated BMC utilizes the ICH10R fan tachs through the ME.

# 5. Connector/Header Locations and Pin-outs

# 5.1 Board Connector Information

The following section provides detailed information regarding all connectors, headers, and jumpers on the server board. It lists all connector types available on the board and the corresponding reference designators printed on the silkscreen.

| Connector                                           | Quantity | Reference Designators                                                                     | Connector Type        | Pin Count |
|-----------------------------------------------------|----------|-------------------------------------------------------------------------------------------|-----------------------|-----------|
| Power supply                                        | 3        | J2K1                                                                                      | Main power            | 24        |
|                                                     |          | J3K1                                                                                      | CPU 1 power           | 8         |
|                                                     |          | J1K2                                                                                      | P/S aux/IPMB          | 5         |
| CPU                                                 | 2        | U7J1, U7C1                                                                                | CPU sockets           | 1366      |
| Main memory                                         | 12       | J4F1, J5F1, J5F2, J5F3, J6F1, J6F2, J8F1, J8F2,<br>J8F3, J9F1, J9F2, J9F3                 | DIMM sockets          | 240       |
| PCI Riser                                           | 1        | J4E1                                                                                      | Card edge             |           |
| Intel <sup>®</sup> RMM3                             | 1        | J5B1                                                                                      | Header                | 34        |
| I/O Module                                          | 2        | J3B1, J2B1                                                                                | Mezzanine             | 50        |
| SATA Software<br>RAID Key                           | 1        | J1G6                                                                                      | Key holder            | 3         |
| CPU Fans                                            | 2        | J9K2, J9A4                                                                                | Header                | 4         |
| Memory Fans                                         | 2        | J8K1, J9A3                                                                                | Header                | 4         |
| System Fans                                         | 2        | J2J1, J2J3                                                                                | Header                | 4         |
| CPU fans                                            | 2        | J7K1, J9A3                                                                                | Header                | 4         |
| Battery                                             | 1        | BT4E1                                                                                     | Battery holder        | 3         |
| RJ-45                                               | 2        | J6A1, J6A2                                                                                | External LAN          | 8         |
| Stacked 2x USB                                      | 2        | J7A1, J7A2                                                                                | Dual USB              | 8         |
| Video                                               | 1        | J8A1                                                                                      | External DSub         | 15        |
| Serial port A                                       | 1        | J9A2                                                                                      | External RJ-45        | 9         |
| Serial port B                                       | 1        | J1A1                                                                                      | Header                | 9         |
| Bridge board                                        | 1        | J4H2                                                                                      | Header                |           |
| Fan board                                           | 1        | J3J1                                                                                      | Header                |           |
| Front panel                                         | 1        | J4H3                                                                                      | Header                | 24        |
| Internal USB                                        | 1        | J1J2                                                                                      | Header                | 10        |
| Low-profile Internal USB for Intel <sup>®</sup> SSD | 1        | J1J1                                                                                      | Low-profile<br>header | 10        |
| Chassis Intrusion                                   | 1        | J1F4                                                                                      | Header                | 2         |
| Serial ATA                                          | 6        | J1G4, J1F3, J1F2, J1E3, J1E8, J1D6, J1D5                                                  | Header                | 7         |
| SATA SGPIO                                          | 1        | J1G5                                                                                      | Header                | 4         |
| LCP/IPMB                                            | 1        | J1H1                                                                                      | Header                | 4         |
| Configuration jumpers                               | 4        | J1E7 (BIOS Default), J1E8 (Password Clear), J1D4 (BIOS Recovery), J1H2 (BMC Force Update) | Jumper                | 3         |

#### Table 13. Board Connector Matrix

# 5.2 Power Connectors

The main power supply connection uses an SSI-compliant 2x12 pin connector (J2K1). In addition, there are three additional power related connectors:

- One SSI-compliant 2x4 pin power connector (J3K1), which provides 12 V power to the CPU Voltage Regulators and Memory.
- One SSI-compliant 1x5 pin connector (J1K2), which provides I<sup>2</sup>C monitoring of the power supply.

The following tables define the connector pin-outs.

| Pin | Signal   | Color  | Pin | Signal      | Color  |
|-----|----------|--------|-----|-------------|--------|
| 1   | +3.3 Vdc | Orange | 13  | +3.3 Vdc    | Orange |
| 2   | +3.3 Vdc | Orange | 14  | -12 Vdc     | Blue   |
| 3   | GND      | Black  | 15  | GND         | Black  |
| 4   | +5 Vdc   | Red    | 16  | PS_ON#      | Green  |
| 5   | GND      | Black  | 17  | GND         | Black  |
| 6   | +5 Vdc   | Red    | 18  | GND         | Black  |
| 7   | GND      | Black  | 19  | GND         | Black  |
| 8   | PWR_OK   | Gray   | 20  | RSVD_(-5 V) | White  |
| 9   | 5 VSB    | Purple | 21  | +5 Vdc      | Red    |
| 10  | +12 Vdc  | Yellow | 22  | +5 Vdc      | Red    |
| 11  | +12 Vdc  | Yellow | 23  | +5 Vdc      | Red    |
| 12  | +3.3 Vdc | Orange | 24  | GND         | Black  |

#### Table 14. Power Connector Pin-out (J2K1)

#### Table 15. 12 V Power Connector Pin-out (J3K1)

| Pin | Signal  | Color        |  |
|-----|---------|--------------|--|
| 1   | GND     | Black        |  |
| 2   | GND     | Black        |  |
| 3   | GND     | Black        |  |
| 4   | GND     | Black        |  |
| 5   | +12 Vdc | Yellow/black |  |
| 6   | +12 Vdc | Yellow/black |  |
| 7   | +12 Vdc | Yellow/black |  |
| 8   | +12 Vdc | Yellow/black |  |

| Pin | Signal           | Color  |
|-----|------------------|--------|
| 1   | SMB_CLK_FP_PWR_R | Orange |
| 2   | SMB_DAT_FP_PWR_R | Black  |
| 3   | SMB_ALRT_3_ESB_R | Red    |
| 4   | 3.3 V SENSE-     | Yellow |
| 5   | 3.3 V SENSE+     | Green  |

#### Table 16. Power Supply Signal Connector Pin-out (J1K2)

# 5.3 System Management Headers

# 5.3.1 Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) Connector

A 34-pin Intel<sup>®</sup> RMM 3 connector (J5B1) is included on the server board to support the optional Intel<sup>®</sup> Remote Management Module 3. There is no support for third-party management cards on this server board.

**Note:** This connector is not compatible with the Intel<sup>®</sup> Remote Management Module (Intel<sup>®</sup> RMM) or the Intel<sup>®</sup> Remote Management Module 2 (Intel<sup>®</sup> RMM2).

| Pin | Signal Name | Pin | Signal Name                                                                                    |
|-----|-------------|-----|------------------------------------------------------------------------------------------------|
| 1   | 3V3_AUX     | 2   | RMII_MDIO                                                                                      |
| 3   | 3V3_AUX     | 4   | RMII_MDC                                                                                       |
| 5   | GND         | 6   | RMII_RXD1                                                                                      |
| 7   | GND         | 8   | RMII_RXD0                                                                                      |
| 9   | GND         | 10  | RMII_RX_DV                                                                                     |
| 11  | GND         | 12  | RMII_REF_CLK                                                                                   |
| 13  | GND         | 14  | RMII_RX_ER                                                                                     |
| 15  | GND         | 16  | RMII_TX_EN                                                                                     |
| 17  | GND         | 18  | KEY (pin removed)                                                                              |
| 19  | GND         | 20  | RMII_TXD0                                                                                      |
| 21  | GND         | 22  | RMII_TXD1                                                                                      |
| 23  | 3V3_AUX     | 24  | SPI_CS_N                                                                                       |
| 25  | 3V3_AUX     | 26  | NC (spare)                                                                                     |
| 27  | 3V3_AUX     | 28  | SPI_DO                                                                                         |
| 29  | GND         | 30  | SPI_CLK                                                                                        |
| 31  | GND         | 32  | SPI_DI                                                                                         |
| 33  | GND         | 34  | RMM3_Present_N (pulled high on server<br>board and shorted to ground on the plug-in<br>module) |

#### Table 17. Intel<sup>®</sup> RMM3 Connector Pin-out (J5B1)

# 5.3.2 LCP/IPMB Header

#### Table 18. LPC/IPMB Header Pin-out (J1H1)

| Pin | Signal Name       | Description                              |  |
|-----|-------------------|------------------------------------------|--|
| 1   | SMB_IPMB_5VSB_DAT | Integrated BMC IMB 5V standby data line  |  |
| 2   | GND               | Ground                                   |  |
| 3   | SMB_IPMB_5VSB_CLK | Integrated BMC IMB 5V standby clock line |  |
| 4   | P5V_STBY          | +5 V standby power                       |  |

### 5.3.3 SGPIO Header

#### Table 19. SGPIO Header Pin-out (J1G5)

| Pin | Signal Name    | Description        |
|-----|----------------|--------------------|
| 1   | SGPIO_CLOCK    | SGPIO Clock Signal |
| 2   | SGPIO_LOAD     | SGPIO Load Signal  |
| 3   | SGPIO_DATAOUT0 | SGPIO Data Out     |
| 4   | SGPIO_DATAOUT1 | SGPIO Data In      |

# 5.4 SSI Control Panel Connector

The server board provides a 24-pin SSI front panel connector (J4H3) for use with Intel<sup>®</sup> and third-party chassis. The following table provides the pin-out for this connector.

| Pin | Signal Name                      | Pin | Signal Name                   |
|-----|----------------------------------|-----|-------------------------------|
| 1   | P3V3_STBY (Power LED<br>Anode)   | 2   | P3V3_STBY (Front Panel Power) |
| 3   | Кеу                              | 4   | P5V_STBY (ID LED Anode)       |
| 5   | FP_PWR_LED_N                     | 6   | FP_ID_LED_BUF_N               |
| 7   | P3V3 (HDD Activity LED<br>Anode) | 8   | FP_LED_STATUS_GREEN_N         |
| 9   | LED_HDD_ACTIVITY_N               | 10  | FP_LED_STATUS_A MBER_N        |
| 11  | FP_PWR_BTN_N                     | 12  | NIC1_ACT_LED_N                |
| 13  | GND (Power Button GND)           | 14  | NIC1_LINK_LED_N               |
| 15  | BMC_RST_BTN_N                    | 16  | SMB_SENSOR_3V3STB_DATA        |
| 17  | GND (Reset GND)                  | 18  | SMB_SENSOR_3V3STB_CLK         |
| 19  | FP_ID_BTN_N                      | 20  | FP_CHASSIS_INTRU              |
| 21  | FM_SIO_TEMP_SENSOR               | 22  | NIC2_ACT_LED_N                |
| 23  | FP_NMI_BTN_N                     | 24  | NIC2_LINK_LED_N               |

 Table 20. Front Panel SSI Standard 24-pin Connector Pin-out (J4H3)

Combined system BIOS and the Integrated BMC support provide the functionality of the various supported control panel buttons and LEDs. The following sections describe the supported functionality of each control panel feature.

**Note:** Control panel features are also routed through the bridge board connector at location J4G1, as is implemented in Intel<sup>®</sup> Server Systems configured using a bridge board and a hot-swap backplane.

### 5.4.1 Power Button

The BIOS supports a front control panel power button. Pressing the power button initiates a request that the Integrated BMC forwards to the ACPI power state machines in the chipset. It is monitored by the Integrated BMC and does not directly control power on the power supply.

#### Power Button — Off to On

The Integrated BMC monitors the power button and the wake-up event signals from the chipset. A transition from either source results in the Integrated BMC starting the powerup sequence. Since the processors are not executing, the BIOS does not participate in this sequence. The hardware receives the power good and reset signals from the Integrated BMC and then transitions to an ON state.

#### Power Button — On to Off (operating system absent)

The System Control Interrupt (SCI) is masked. The BIOS sets up the power button event to generate an SMI and checks the power button status bit in the ACPI hardware registers when an SMI occurs. If the status bit is set, the BIOS sets the ACPI power state of the machine in the chipset to the OFF state. The Integrated BMC monitors power state signals from the chipset and de-asserts PS\_PWR\_ON to the power supply. As a safety mechanism, the Integrated BMC automatically powers off the system in 4 to 5 seconds if the BIOS fails to service the request.

#### Power Button — On to Off (operating system present)

If an ACPI operating system is running, pressing the power button switch generates a request via SCI to the operating system to shut down the system. The operating system retains control of the system and the operating system policy determines the sleep state into which the system transitions, if any. Otherwise, the BIOS turns off the system.

#### 5.4.2 Reset Button

The platform supports a front control panel reset button. Pressing the reset button initiates a request that is forwarded by the Integrated BMC to the chipset. The BIOS does not affect the behavior of the reset button.

#### 5.4.3 NMI Button

The BIOS supports a front control panel NMI button. The NMI button may not be provided on all front panel designs. Pressing the NMI button initiates a request that causes the Integrated BMC to generate an NMI (non-maskable interrupt). The NMI is captured by the BIOS during boot services time, and by the operating system during runtime. During boot services time, the BIOS halts the system upon detection of the NMI.

#### 5.4.4 Chassis Identify Button

The front panel chassis identify button toggles the state of the chassis ID LED. If the LED is off, pushing the ID button lights the LED. It remains lit until the button is pushed again or until a **Chassis Identify** or a **Chassis Identify LED** command is received to change the state of the LED.

### 5.4.5 Power LED

The green power LED is active when the system DC power is on. The power LED is controlled by the BIOS. The power LED reflects a combination of the state of system (DC) power and the system ACPI state. The following table identifies the different states that can be assumed by the power LED.

| State     | ACPI | Power LED   |
|-----------|------|-------------|
| Power off | No   | Off         |
| Power on  | No   | Solid on    |
| S4/S5     | Yes  | Off         |
| S1 Sleep  | Yes  | ~1 Hz blink |
| S0        | Yes  | Solid on    |

#### Table 21. Power LED Indicator States

# 5.4.6 System Status LED

**Note:** The system status LED state shows the state for the current, most severe fault. For example, if there was a critical fault due to one source and a non-critical fault due to another source, the system status LED state would be solid on (the state for the critical fault).

The system status LED is a bicolor LED. Green (status) is used to show a normal operation state or a degraded operation. Amber (fault) shows the system hardware state and overrides the green status.

The Integrated BMC-detected state and the state from other controllers, such as the SCSI/SATA hot-swap controller state, are included in the LED state. For fault states that are monitored by the Integrated BMC sensors, the contribution to the LED state follows the associated sensor state, with the priority going to the most critical state that is currently asserted.

When the server is powered down (transitions to the DC-off state or S5), the Integrated BMC is still on standby power and retains the sensor and front panel status LED state established prior to the power-down event.

The following table maps the system state to the LED state. For a complete list of events and their associated System Status, refer to the *Intel<sup>®</sup> Server System Integrated Baseboard Management Controller Core External Product Specification*.

| Color | State       | System Status | Description                                                                                                                                                            |  |
|-------|-------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Green | Solid on    | Ok            | System ready                                                                                                                                                           |  |
| Green | ~1 Hz blink | Degraded      | System degraded:                                                                                                                                                       |  |
|       |             |               | BIOS detected                                                                                                                                                          |  |
|       |             |               | 1. Unable to use all of the installed memory (more than one DIMM installed). <sup>1</sup>                                                                              |  |
|       |             |               | <ol> <li>In a mirrored configuration, when memory mirroring takes place<br/>and system loses memory redundancy. This is not covered by<br/>(2).<sup>1</sup></li> </ol> |  |
|       |             |               | 3. PCI Express* correctable link errors.                                                                                                                               |  |
|       |             |               | Integrated BMC detected                                                                                                                                                |  |
|       |             |               | 1. Redundancy loss such as power supply or fan. Applies only if the<br>associated platform subsystem has redundancy capabilities.                                      |  |
|       |             |               | 2. CPU disabled – if there are two CPUs and one CPU is disabled.                                                                                                       |  |
|       |             |               | <ol> <li>Fan alarm – Fan failure. Number of operational fans should be<br/>more than minimum number needed to cool the system.</li> </ol>                              |  |
|       |             |               | <ol> <li>Non-critical threshold crossed – Temperature, voltage, power<br/>nozzle, power gauge, and PROCHOT<sup>2</sup> (Therm Ctrl) sensors.</li> </ol>                |  |
|       |             |               | 5. Battery failure.                                                                                                                                                    |  |
|       |             |               | <ol><li>Predictive failure when the system has redundant power supplies.</li></ol>                                                                                     |  |
|       |             |               |                                                                                                                                                                        |  |
| Amber | ~1 Hz blink | Non-Fatal     | Non-fatal alarm – system is likely to fail:                                                                                                                            |  |
|       |             |               | BIOS Detected                                                                                                                                                          |  |
|       |             |               | <ol> <li>In non-mirroring mode, if the threshold of ten correctable errors<br/>is crossed within the window<sup>1</sup>.</li> </ol>                                    |  |
|       |             |               | 2. PCI Express* uncorrectable link errors.                                                                                                                             |  |
|       |             |               | Integrated BMC Detected                                                                                                                                                |  |
|       |             |               | <ol> <li>Critical threshold crossed – Voltage, temperature, power nozzle,<br/>power gauge, and PROCHOT (therm Ctrl) sensors.</li> </ol>                                |  |
|       |             |               | 4. VRD Hot asserted.                                                                                                                                                   |  |
|       |             |               | <ol> <li>Minimum number of fans to cool the system are not present or<br/>have failed.</li> </ol>                                                                      |  |

### Table 22. System Status LED Indicator States

| Color | State    | System Status | Description                                                                                                                             |  |
|-------|----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| Amber | Solid on | Fatal         | Fatal alarm – system has failed or shut down:                                                                                           |  |
|       |          |               | BIOS Detected                                                                                                                           |  |
|       |          |               | <ol> <li>DIMM failure when there is one DIMM present and no good<br/>memory is present<sup>1</sup>.</li> </ol>                          |  |
|       |          |               | 2. Run-time memory uncorrectable error in non-redundant mode <sup>1</sup> .                                                             |  |
|       |          |               | <ol> <li>CPU configuration error (for instance, processor stepping mismatch).</li> </ol>                                                |  |
|       |          |               | Integrated BMC Detected                                                                                                                 |  |
|       |          |               | 1. CPU IERR signal asserted.                                                                                                            |  |
|       |          |               | 2. CPU 1 is missing.                                                                                                                    |  |
|       |          |               | 3. CPU THERMTRIP.                                                                                                                       |  |
|       |          |               | 4. No power good – power fault.                                                                                                         |  |
|       |          |               | <ol> <li>Power Unit Redundancy sensor – Insufficient resources offset<br/>(indicates not enough power supplies are present).</li> </ol> |  |
| Off   | N/A      | Not ready     | AC power off.                                                                                                                           |  |

Notes:

- 1. The BIOS detects these conditions and sends a *Set Fault Indication* command to the Integrated BMC to provide the contribution to the system status LED.
- 2. Support for upper non-critical limit is not provided in default SDR configuration. However if a user does enable this threshold in the SDR, then the system status LED should behave as described.

# 5.4.7 Chassis ID LED

The chassis ID LED provides a visual indication of a system being serviced. The state of the chassis ID LED is affected by the following:

- Toggled by the chassis ID button
- Controlled by the *Chassis Identify* command (IPMI)
- Controlled by the *Chassis Identify LED* command (OEM)

#### Table 23. Chassis ID LED Indicator States

| State                       | LED State   |
|-----------------------------|-------------|
| Identify active via button  | Solid on    |
| Identify active via command | ~1 Hz blink |
| Off                         | Off         |

There is no precedence or lock-out mechanism for the control sources. When a new request arrives, all previous requests are terminated. For example, if the chassis ID LED is blinking and the chassis ID button is pressed, then the chassis ID LED changes to solid on. If the button is pressed again with no intervening commands, the chassis ID LED turns off.

# 5.5 Bridge Board Connector

For use in a supported Intel<sup>®</sup> Server Chassis, the server board provides a 120-pin high-density bridge board connector (J4H2) to route control panel, midplane, and backplane signals from the server board to the specified system board. The following table provides the pin-outs for this connector.

| Pin | Signal Name         | Pin | Signal Name          |
|-----|---------------------|-----|----------------------|
| A1  | SMB_HOST_3V3_CLK    | B1  | GND                  |
| A2  | SMB_HOST_3V3_DAT    | B2  | PE1_ESB_TXN_C<3>     |
| A3  | FM_BRIDGE_PRESENT_N | B3  | PE1_ESB_TXP_C<3>     |
| A4  | GND                 | B4  | GND                  |
| A5  | PE1_ESB_RXN_C<3>    | B5  | PE_WAKE_N            |
| A6  | PE1_ESB_RXP_C<3>    | B6  | GND                  |
| A7  | GND                 | B7  | PE1_ESB_TXN_C<2>     |
| A8  | FM_FAN_D_PRSNT6     | B8  | PE1_ESB_TXP_C<2>     |
| A9  | GND                 | B9  | GND                  |
| A10 | PE1_ESB_RXN_C<2>    | B10 | FM_FAN_D_PRSNT5      |
| A11 | PE1_ESB_RXP_C<2>    | B11 | GND                  |
| A12 | GND                 | B12 | PE1_ESB_TXN_C<1>     |
| A13 | FM_FAN_D_PRSNT4     | B13 | PE1_ESB_TXP_C<1>     |
| A14 | GND                 | B14 | GND                  |
| A15 | PE1_ESB_RXN_C<1>    | B15 | RST_MP_PWRGD         |
| A16 | PE1_ESB_RXP_C<1>    | B16 | GND                  |
| A17 | GND                 | B17 | PE1_ESB_TXN_C<0>     |
| A18 | FM_RAID_PRESENT     | B18 | PE1_ESB_TXP_C<0>     |
| A19 | GND                 | B19 | GND                  |
| A20 | PE1_ESB_RXN_C<0>    | B20 | FM_RAID_MODE         |
| A21 | PE1_ESB_RXP_C<0>    | B21 | GND                  |
| A22 | GND                 | B22 | CLK_100M_SRLAKE_N    |
| A23 | FM_FAN_D_PRSNT1     | B23 | CLK_100M_SRLAKE_P    |
| A24 | FM_FAN_D_PRSNT3     | B24 | GND                  |
| A25 | FM_FAN_D_PRSNT2     | B25 | SGPIO_DATAOUT1_R     |
| A26 | GND                 | B26 | SGPIO_DATAOUT0_R     |
| A27 | USB_ESB_P4P         | B27 | SGPIO_LOAD_R         |
| A28 | USB_ESB_P4N         | B28 | SGPIO_CLOCK_N        |
| A29 | GND                 | B29 | GND                  |
| A30 | USB_ESB_OC_N<4>     | B30 | USB_ESB_P2P          |
| A31 | USB_ESB_OC_N<3>     | B31 | USB_ESB_P2N          |
| A32 | GND                 | B32 | GND                  |
| A33 | USB_ESB_P3P         | B33 | USB_ESB_OC_N<2>      |
| A34 | USB_ESB_P3N         | B34 | NIC1_LINK_LED_N      |
| A35 | GND                 | B35 | NIC1_ACT_LED_N       |
| A36 | FP_NMI_BTN_N        | B36 | LED_STATUS_GREEN_R1  |
| KEY | •                   | KEY | ·                    |
| A37 | BMC_RST_BTN_N       | B37 | NIC2_LINK_LED_N      |
| A38 | FP_PWR_BTN_N        | B38 | NIC2_ACT_LED_N       |
| A39 | FP_ID_BTN           | B39 | LED_STATUS_AMBER_R1  |
| A40 | GND                 | B40 | GND                  |
| A41 | SMB_IPMB_5VSB_SDA   | B41 | SMB_SN_3V3SB_DAT_BUF |
|     |                     |     |                      |

# Table 24. 120-pin Bridge Board Connector Pin-out (J4H1)

| Pin | Signal Name        | Pin | Signal Name          |
|-----|--------------------|-----|----------------------|
| A42 | SMB_IPMB_ 5VSB_CLK | B42 | SMB_SN_3V3SB_CLK_BUF |
| A43 | GND                | B43 | GND                  |
| A44 | LED_HDD_ACTIVITY_N | B44 | V_IO_HSYNC2_BUF_FP   |
| A45 | P3V3               | B45 | V_IO_VSYNC2_BUF_FP   |
| A46 | FP_PWR_LED_N_R     | B46 | GND                  |
| A47 | P3V3_STBY          | B47 | V_IO_BLUE_CONN_FP    |
| A48 | FP_ID_LED_R1_N     | B48 | V_IO_GREEN_CONN_FP   |
| A49 | FM_SIO_TEMP_SENSOR | B49 | V_IO_RED_CONN_FP     |
| A50 | LED_FAN3_FAULT     | B50 | GND                  |
| A51 | LED_FAN2_FAULT     | B51 | LED_FAN10_FAULT      |
| A52 | LED_FAN1_FAULT     | B52 | LED_FAN5_FAULT       |
| A53 | FAN_PWM_CPU1       | B53 | LED_FAN4_FAULT       |
| A54 | GND                | B54 | FAN_IO_PWM           |
| A55 | FAN_PWM_CPU2       | B55 | GND                  |
| A56 | PCI_FAN_TACH9      | B56 | PCI_FAN_TACH10       |
| A57 | FAN_TACH7          | B57 | FAN_TACH8            |
| A58 | FAN_TACH5          | B58 | FAN_TACH6            |
| A59 | FAN_TACH3_H7       | B59 | FAN_TACH4_H7         |
| A60 | FAN_TACH1_H7       | B60 | FAN_TACH2_H7         |

# 5.6 I/O Connectors

# 5.6.1 VGA Connector

The following table details the pin-out definition of the VGA connector (J8A1).

| Pin | Signal Name     | Description                   |
|-----|-----------------|-------------------------------|
| 1   | V_IO_R_CONN     | Red (analog color signal R)   |
| 2   | V_IO_G_CONN     | Green (analog color signal G) |
| 3   | V_IO_B_CONN     | Blue (analog color signal B)  |
| 4   | TP_VID_CONN_B4  | No connection                 |
| 5   | GND             | Ground                        |
| 6   | GND             | Ground                        |
| 7   | GND             | Ground                        |
| 8   | GND             | Ground                        |
| 9   | TP_VID_CONN_B9  | No connection                 |
| 10  | GND             | Ground                        |
| 11  | TP_VID_CONN_B11 | No connection                 |
| 12  | V_IO_DDCDAT     | DDCDAT                        |
| 13  | V_IO_HSYNC_CONN | HSYNC (horizontal sync)       |
| 14  | V_IO_VSYNC_CONN | VSYNC (vertical sync)         |
| 15  | V_IO_DDCCLK     | DDCCLK                        |

Table 25. VGA Connector Pin-out (J7A1)

# 5.6.2 NIC Connectors

The server board provides two stacked RJ-45/2xUSB connectors side-by-side on the back edge of the board (J6A1 and J6A2). The pin-out for NIC connectors are identical and are defined in the following table.

| Pin     | Signal Name           |
|---------|-----------------------|
| 1       | GND                   |
| 2       | P1V8_NIC              |
| 3       | NIC_A_MDI3P           |
| 4       | NIC_A_MDI3N           |
| 5       | NIC_A_MDI2P           |
| 6       | NIC_A_MDI2N           |
| 7       | NIC_A_MDI1P           |
| 8       | NIC_A_MDI1N           |
| 9       | NIC_A_MDI0P           |
| 10      | NIC_A_MDI0N           |
| 11 (D1) | NIC_LINKA_1000_N (LED |
| 12 (D2) | NIC_LINKA_100_N (LED) |
| 13 (D3) | NIC_ACT_LED_N         |
| 14      | NIC_LINK_LED_N        |
| 15      | GND                   |
| 16      | GND                   |

Table 26. RJ-45 10/100/1000 NIC Connector Pin-out (J6A1, J6A2)

# 5.6.3 SATA/SAS Connectors

The server board provides up to six SATA/SAS connectors: SATA-0 (J1G4), SATA-1 (J1F3), SATA-2 (J1F2), SATA-3 (J1E3), SATA-4 (J1E8), and SATA-5 (J1D5).

The pin configuration for each connector is identical and is defined in the following table:

| Pin | Signal Name     | Description                                 |
|-----|-----------------|---------------------------------------------|
| 1   | GND             | Ground                                      |
| 2   | SATA/SAS_TX_P_C | Positive side of transmit differential pair |
| 3   | SATA/SAS_TX_N_C | Negative side of transmit differential pair |
| 4   | GND             | Ground                                      |
| 5   | SATA/SAS_RX_N_C | Negative side of receive differential pair  |
| 6   | SATA/SAS_RX_P_C | Positive side of receive differential pair  |
| 7   | GND             | Ground                                      |

| Table 27 SATA/SAS Connector Pin-out ( 1165  | 11E3 11E2 11E3 11E8 11D6 11D5)      |
|---------------------------------------------|-------------------------------------|
| Table 27. SATA/SAS Connector Pin-out (J1G5, | JIFS, JIFZ, JIES, JIEO, JIDO, JIDS) |

# 5.6.4 Intel<sup>•</sup> I/O Expansion Module Connector (J2B1, J3B1)

The server board provides 2x internal 50-pin mezzanine style connector (J2B1, J3B1) to accommodate proprietary form factor Intel<sup>®</sup> I/O Expansion Modules, which expand the IO capabilities of the server board without sacrificing an add-in slot from the riser cards. There are multiple IO modules for use on this server board. For more detail on the supported IO modules, refer to the *Intel<sup>®</sup> Server Board S5520UR*, S5520URT *IO Module Hardware Specification*. The following table details the pin-out of the Intel<sup>®</sup> I/O Expansion Module connectors.

| Pin | Signal Name        | Pin | Signal Name              |
|-----|--------------------|-----|--------------------------|
| 1   | P3V3_AUX           | 2   | P3V3_AUX                 |
| 3   | PE_RST_IO_MODULE_N | 4   | GND                      |
| 5   | GND                | 6   | PE2_ESB_RXP_C<0>         |
| 7   | GND                | 8   | PE2_ESB_RXN_C<0>         |
| 9   | PE2_ESB_TXP_C<0>   | 10  | GND                      |
| 11  | PE2_ESB_TXN_C<0>   | 12  | GND                      |
| 13  | GND                | 14  | PE2_ESB_RXP_C<1>         |
| 15  | GND                | 16  | PE2_ESB_RXN_C<1>         |
| 17  | PE2_ESB_TXP_C<1>   | 18  | GND                      |
| 19  | PE2_ESB_TXN_C<1>   | 20  | GND                      |
| 21  | GND                | 22  | PE2_ESB_RXP_C<2>         |
| 22  | GND                | 24  | PE2_ESB_RXN_C<2>         |
| 25  | PE2_ESB_TXP_C<2>   | 26  | GND                      |
| 27  | PE2_ESB_TXN_C<2>   | 28  | GND                      |
| 29  | GND                | 30  | PE2_ESB_RXP_C<3>         |
| 31  | GND                | 32  | PE2_ESB_RXN_C<3>         |
| 33  | PE2_ESB_TXP_C<3>   | 34  | GND                      |
| 35  | PE2_ESB_TXN_C<3>   | 36  | GND                      |
| 37  | GND                | 38  | CLK_100M_LP_PCIE_SLOT3_P |
| 39  | GND                | 40  | CLK_100M_LP_PCIE_SLOT3_N |
| 41  | PE_WAKE_N          | 42  | GND                      |
| 43  | P3V3               | 44  | P3V3                     |
| 45  | P3V3               | 46  | P3V3                     |
| 47  | P3V3               | 48  | P3V3                     |
| 49  | P3V3               | 50  | P3V3                     |

# 5.6.5 Serial Port Connectors

The server board provides one external RJ-45 Serial A port (J9A2) and one internal 9-pin serial B header (J1A1). The following tables define the pin-outs.

| Pin | Signal Name  | Description                        |
|-----|--------------|------------------------------------|
| 1   | SPB_RTS      | RTS (request to send)              |
| 2   | SPB_DTR      | DTR (Data terminal ready)          |
| 3   | SPB_OUT_N    | TXD (Transmit data)                |
| 4   | GND          | Ground                             |
| 5   | SPB_RI       | RI (Ring Indicate)                 |
| 6   | SPB_SIN_N    | RXD (receive data)                 |
| 7   | SPB_DSR _DCD | Data Set Ready/Data Carrier Detect |
| 8   | SPB_CTS      | CTS (clear to send)                |

#### Table 29. External RJ-45 Serial A Port Pin-out (J9A2)

#### Table 30. Internal 9-pin Serial B Header Pin-out (J1A1)

| Pin | Signal Name | Description               |
|-----|-------------|---------------------------|
| 1   | SPB_DCD     | DCD (carrier detect)      |
| 2   | SPB_DSR     | DSR (data set ready)      |
| 3   | SPB_SIN_L   | RXD (receive data)        |
| 4   | SPB_RTS     | RTS (request to send)     |
| 5   | SPB_SOUT_N  | TXD (Transmit data)       |
| 6   | SPB_CTS     | CTS (clear to send)       |
| 7   | SPB_DTR     | DTR (Data terminal ready) |
| 8   | SPB_RI      | RI (Ring indicate)        |
| 9   | SPB_EN_N    | Enable                    |

## 5.6.6 USB Connector

The following table details the pin-out of the external USB connectors (J7A1 and J7A2) found on the back edge of the server board.

| Pin | Signal Name | Description                                        |
|-----|-------------|----------------------------------------------------|
| 1   | USB_OC      | USB_PWR                                            |
| 2   | USB_PN      | DATAL0 (Differential data line paired with DATAH0) |
| 3   | USB_PP      | DATAH0 (Differential data line paired with DATAL0) |
| 4   | GND         | Ground                                             |

#### Table 31. External USB Connector Pin-out (J7A1, J7A2)

One 2x5 connector on the server board (J1J2) provides an option to support additional two USB ports. The pin-out of the connector is detailed in the following table:

| Pin | Signal Name      | Description                |
|-----|------------------|----------------------------|
| 1   | USB2_VBUS4       | USB power (port 4)         |
| 2   | USB2_VBUS5       | USB power (port 5)         |
| 3   | USB_ICH_P4N_CONN | USB port 4 negative signal |
| 4   | USB_ICH_P5N_CONN | USB port 5 negative signal |
| 5   | USB_ICH_P4P_CONN | USB port 4 positive signal |
| 6   | USB_ICH_P5P_CONN | USB port 5 positive signal |
| 7   | Ground           |                            |
| 8   | Ground           |                            |
| 9   | Кеу              | No pin                     |
| 10  | TP_USB_ICH_NC    | Test point                 |

| Table 32. Internal USB Connector Pin-out (J1J2) |
|-------------------------------------------------|
|-------------------------------------------------|

One low-profile 2x5 connectors (J1D1) on the server board provides an option to support low-profile Intel<sup>®</sup> Z-U130 Value Solid State Drive. The pin-out of the connector is detailed in the following table.

# Table 33. Pin-out of Internal USB Connector for low-profile Intel<sup>®</sup> Z-U130 Value Solid State Drive(J1D1)

| Pin | Signal Name | Description              |
|-----|-------------|--------------------------|
| 1   | +5V         | USB power                |
| 2   | NC          |                          |
| 3   | USB Data -  | USB port negative signal |
| 4   | NC          |                          |
| 5   | USB Data +  | USB port positive signal |
| 6   | NC          |                          |
| 7   | Ground      |                          |
| 8   | NC          |                          |
| 9   | Кеу         | No pin                   |
| 10  | LED#        | Activity LED             |

# 5.7 Riser Card Slot

The server board has one riser slot, utilizing Intel<sup>®</sup> Adaptive Slot Technology, which serves both full-height and half-height cards with PCI-X and/or PCI-Express\* interface depending on chassis configuration.

#### Note: The PCI-X interface is supported using 2U Butterfly PCI Express\*/PCI-X active riser.

The riser connector is a 280-pin PCI Express\* connector from FCI-Berg (Vendor P/N: 10027747-11110TLF). The pin-out defines four Power Rails (3.3V, 3.3VAUX, 5V, 12V, and N12V), 24 lanes of PCI Express\* Gen2 lanes, seven Reference Clocks along with various sideband signals. One RSVD pin is strapped to the ground on the server board and is not used on the Riser.

The pin-out defines the PCI Express\* signals in two ways:

- TP[x] and TN[x] are the generic signal names indicating the Transmit pairs; RP[x] and RN[x] are the generic signal names indicating the Receive pairs.
- PEx\_Tx[x] and PEx\_Rx[x] are the actual signal names used in the design.

|        |                     |                     | Pin  |  | Pin  |                      |                      | Pin  |
|--------|---------------------|---------------------|------|--|------|----------------------|----------------------|------|
| Pin    |                     |                     | Side |  | Side |                      |                      | Side |
| Side B | PCI Express* Signal | PCI Express* Signal | А    |  | В    | PCI Express* Signal  | PCI Express* Signal  | A    |
| 1      | 3.3V                | 3.3V                | 1    |  | 70   | GND                  | RP[6] { PE5_Rp [1] } | 70   |
| 2      | 3.3V                | 3.3V                | 2    |  | 71   | GND                  | RN[6] { PE5_Rn [1] } | 71   |
| 3      | GND                 | 3.3V                | 3    |  | 72   | TP[5] { PE5_Tp [2] } | GND                  | 72   |
| 4      | GND                 | 3.3V                | 4    |  | 73   | TN[5] { PE5_Tn [2] } | GND                  | 73   |
| 5      | GND                 | 3.3V                | 5    |  | 74   | GND                  | RP[5] { PE5_Rn [2] } | 74   |
| 6      | GND                 | 3.3V                | 6    |  | 75   | GND                  | RN[5] { PE5_Rp [2] } | 75   |
| 7      | GND                 | 3.3V                | 7    |  | 76   | TP[4] { PE5_Tp [3] } | GND                  | 76   |
| 8      | GND                 | 3.3V                | 8    |  | 77   | TN[4] { PE5_Tn [3] } | GND                  | 77   |
| 9      | GND                 | 3.3V                | 9    |  | 78   | GND                  | RP[4] { PE5_Rp [3] } | 78   |
| 10     | 3.3V                | 3.3V                | 10   |  | 79   | GND                  | RN[4] { PE5_Rn [3] } | 79   |
| 11     | 3.3V                | 3.3V                | 11   |  | 80   | TP[3] { PE6_Tp [0] } | GND                  | 80   |
| KEY    | KEY                 | KEY                 | KEY  |  | 81   | TN[3] { PE6_Tn [0] } | GND                  | 81   |
| KEY    | KEY                 | KEY                 | KEY  |  | 82   | GND                  | RP[3] { PE6_Rn [0] } | 82   |
| 12     | GND                 | 3.3V                | 12   |  | 83   | GND                  | RN[3] { PE6_Rp [0] } | 83   |
| 13     | GND                 | 3.3V                | 13   |  | 84   | TP[2] { PE6_Tp [1] } | GND                  | 84   |
| 14     | 3.3VAUX             | 3.3V                | 14   |  | 85   | TN[2] { PE6_Tn [1] } | GND                  | 85   |
| 15     | 3.3VAUX             | 3.3V                | 15   |  | 86   | GND                  | RP[2] { PE6_Rp [1] } | 86   |
| 16     | GND                 | 12V                 | 16   |  | 87   | GND                  | RN[2] { PE6_Rn [1] } | 87   |
| 17     | GND                 | 12V                 | 17   |  | 88   | TP[1] { PE6_Tn [2] } | GND                  | 88   |
| 18     | GND                 | 12V                 | 18   |  | 89   | TN[1] { PE6_Tp [2] } | GND                  | 89   |
| 19     | GND                 | 12V                 | 19   |  | 90   | GND                  | RP[1] { PE6_Rn [2] } | 90   |
| 20     | GND                 | 12V                 | 20   |  | 91   | GND                  | RN[1] { PE6_Rp [2] } | 91   |
| 21     | GND                 | 12V                 | 21   |  | 92   | TP[0] { PE6_Tp [3] } | GND                  | 92   |

#### Table 34. Pin-out of adaptive riser slot

|        |                      |                      | Pin  |
|--------|----------------------|----------------------|------|
| Pin    |                      |                      | Side |
| Side B | PCI Express* Signal  | PCI Express* Signal  | A    |
| 22     | N12V                 | 12V                  | 22   |
| 23     | PME#                 | 12V                  | 23   |
| 24     | PERST#               | 5V                   | 24   |
| 25     | GND                  | 5V                   | 25   |
| 26     | GND                  | 5V                   | 26   |
| 27     | GND                  | 5V                   | 27   |
| 28     | GND                  | 5V                   | 28   |
| 29     | Riser Type [0]       | WAKE#                | 29   |
| 30     | Riser Type [1]       | CHASSIS INTRUSION    | 30   |
| 31     | GND                  | RSVD                 | 31   |
| 32     | TP[7] { PE3_Tp [0] } | GND                  | 32   |
| 33     | TN[7] { PE3_Tn [0] } | GND                  | 33   |
| 34     | GND                  | RP[7] { PE3_Rp [0] } | 34   |
| 35     | GND                  | RN[7] { PE3_Rn [0] } | 35   |
| 36     | TP[6] { PE3_Tn [1] } | GND                  | 36   |
| 37     | TN[6] { PE3_Tp [1] } | GND                  | 37   |
| 38     |                      | RP[6] { PE3_Rn [1] } | 38   |
| 39     | GND                  | RN[6] { PE3_Rp [1] } | 39   |
| 40     | TP[5] { PE3_Tp [2] } |                      | 40   |
| 41     | TN[5] { PE3_Tn [2] } | GND                  | 41   |
| 42     |                      | RP[5] { PE3_Rn [2] } | 42   |
| 43     | GND                  | RN[5] { PE3_Rp [2] } | 43   |
| 44     | TP[4] { PE3_Tp [3] } | GND                  | 44   |
| 45     | TN[4] { PE3_Tn [3] } | GND                  | 45   |
| 46     |                      | RP[4] { PE3_Rp [3] } | 46   |
| 47     | GND                  | RN[4] { PE3_Rn [3] } | 47   |
| 48     | TP[3] { PE4_Tn [0] } | GND                  | 48   |
| 49     | TN[3] { PE4_Tp [0] } | GND                  | 49   |
| 50     |                      | RP[3] { PE4_Rp [0] } | 50   |
| 51     | GND                  | RN[3] { PE4_Rn [0] } | 51   |
| 52     | TP[2] { PE4_Tn [1] } | GND                  | 52   |
| 53     | TN[2] { PE4_Tp [1] } | GND                  | 53   |
| 54     | GND                  | RP[2] { PE4_Rp [1] } | 54   |
| 55     | GND                  | RN[2] { PE4_Rn [1] } | 55   |
| 56     | TP[1] { PE4_Tn [2] } |                      | 56   |
| 57     | TN[1] { PE4_Tp [2] } | GND                  | 57   |
| 58     |                      | RP[1] { PE4_Rp [2] } | 58   |
| 59     | GND                  | RN[1] { PE4_Rn [2] } | 59   |
| 60     | TP[0] { PE4_Tp [3] } |                      | 60   |
| 61     | TN[0] { PE4_Tn [3] } | GND                  | 61   |
| 62     | GND                  | RP[0] { PE4_Rn [3] } | 62   |
| 63     | GND                  | RN[0] { PE4_Rp [3] } | 63   |
| 64     | TP[7] { PE5_Tn [0] } |                      | 64   |
| 65     | TN[7] { PE5_Tp [0] } | GND                  | 65   |
| 66     | GND                  | RP[7] { PE5_Rn [0] } | 66   |

| Pin  |                      |                      | Pin  |
|------|----------------------|----------------------|------|
| Side |                      |                      | Side |
| В    | PCI Express* Signal  | PCI Express* Signal  | A    |
| 93   | TN[0] { PE6_Tn [3] } | GND                  | 93   |
| 94   | GND                  | RP[0] { PE6_Rn [3] } | 94   |
| 95   | GND                  | RN[0] { PE6_Rp [3] } | 95   |
| 96   | TP[7] { PE7_Tp [0] } | GND                  | 96   |
| 97   | TN[7] { PE7_Tn [0] } | GND                  | 97   |
| 98   | GND                  | RP[7] { PE7_Rn [0] } | 98   |
| 99   | GND                  | RN[7] { PE7_Rp [0] } | 99   |
| 100  | TP[6] { PE7_Tn [1] } | GND                  | 100  |
| 101  | TN[6] { PE7_Tp [1] } | GND                  | 101  |
| 102  | GND                  | RP[6] { PE7_Rp [1] } | 102  |
| 103  | GND                  | RN[6] { PE7_Rn [1] } | 103  |
| 104  | TP[5] { PE7_Tp [2] } | GND                  | 104  |
| 105  | TN[5] { PE7_Tn [2] } | GND                  | 105  |
| 106  | GND                  | RP[5] { PE7_Rp [2] } | 106  |
| 107  | GND                  | RN[5] { PE7_Rn [2] } | 107  |
| 108  | TP[4] { PE7_Tn [3] } |                      | 108  |
| 109  | TN[4] { PE7_Tp [3] } | GND                  | 109  |
| 110  |                      | RP[4] { PE7_Rp [3] } | 110  |
| 111  | GND                  | RN[4] { PE7_Rn [3] } | 111  |
| 112  | TP[3] { PE8_Tn [0] } | GND                  | 112  |
| 113  | TN[3] { PE8_Tp [0] } | GND                  | 113  |
| 114  | GND                  | RP[3] { PE8_Rn [0] } | 114  |
| 115  | GND                  | RN[3] { PE8_Rp [0] } | 115  |
| 116  | TP[2] { PE8_Tp [1] } | GND                  | 116  |
| 117  | TN[2] { PE8_Tn [1] } | GND                  | 117  |
| 118  | GND                  | RP[2] { PE8_Rp [1] } | 118  |
| 119  | GND                  | RN[2] { PE8_Rn [1] } | 119  |
| 120  | TP[1] { PE8_Tp [2] } | GND                  | 120  |
| 121  | TN[1] { PE8_Tn [2] } | GND                  | 121  |
| 122  | GND                  | RP[1] { PE8_Rp [2] } | 122  |
| 123  | GND                  | RN[1] { PE8_Rn [2] } | 123  |
| 124  | TP[0] { PE8_Tp [3] } | GND                  | 124  |
| 125  | TN[0] { PE8_Tn [3] } | GND                  | 125  |
| 126  | GND                  | RP[0] { PE8_Rn [3] } | 126  |
| 127  | GND                  | RN[0] { PE8_Rp [3] } | 127  |
| 128  | REFCLK+ [1]          | GND                  | 128  |
| 129  | REFCLK- [1]          | GND                  | 129  |
| 130  | GND                  | REFCLK+ [2]          | 130  |
| 131  | GND                  | REFCLK- [2]          | 131  |
| 132  | REFCLK+ [3]          | GND                  | 132  |
| 133  | REFCLK- [3]          | GND                  | 133  |
| 134  | GND                  | REFCLK+ [4]          | 134  |
| 135  | REFCLK+ [5]          | REFCLK- [4]          | 135  |
| 136  | REFCLK- [5]          |                      | 136  |
| 137  | GND                  | REFCLK+ [6]          | 137  |

| Pin    |                      |                      | Pin<br>Side |
|--------|----------------------|----------------------|-------------|
| Side B | PCI Express* Signal  | PCI Express* Signal  | А           |
| 67     | GND                  | RN[7] { PE5_Rp [0] } | 67          |
| 68     | TP[6] { PE5_Tn [1] } | GND                  | 68          |
| 69     | TN[6] { PE5_Tp [1] } | GND                  | 69          |

| Pin<br>Side<br>B | PCI Express* Signal | PCI Express* Signal | Pin<br>Side<br>A |
|------------------|---------------------|---------------------|------------------|
| 138              | REFCLK+ [7]         | REFCLK- [6]         | 138              |
| 139              | REFCLK- [7]         | GND                 | 139              |
| 140              | Riser Type [3]      | Riser Type [2]      | 140              |

#### Table 35. Pin Type Description

| Pin Types  | Description                                    |
|------------|------------------------------------------------|
| 3.3 V      | 3.3 V Power Rail                               |
| 12 V       | 12 V Power Rail                                |
| N12 V      | Negative 12 V Power Rail                       |
| 3.3VAUX    | 3.3 V AUX Rail                                 |
| 5 V        | 5 V Power Rail for PCI-X                       |
| PE         | PCI Express* Gen2 Signals                      |
| SMBus      | SMBus Signals have been removed; No SW support |
| MISC       | WAKE#, PERST#, CH INTR, PME#                   |
| JTAG       | These have been removed                        |
| CLKS       | Clocks                                         |
| Riser Type | Riser Type Signals                             |
| RSVD       | Reserved Pins                                  |

# 5.7.1 PCI Express\* Port Bifurcation

The IOH supports various combinations of link sizes ranging from x2 to x16 through bifurcation of PCI Express\* ports. However, the ports that can be combined to form larger links are limited. You cannot combine any ports to form a larger link. The following table details how the ports can be combined.

| Intel <sup>•</sup> ICH10 | Signal Type                                                                                      | Signal Name    | Description |
|--------------------------|--------------------------------------------------------------------------------------------------|----------------|-------------|
| PE1                      | PE1RN[3:0], PE1RP[3:0], PE1TN[3:0],<br>PE1TP[3:0]                                                | x4             |             |
| PE2                      | PE2RN[3:0], PE2RP[3:0], PE2TN[3:0],<br>PE2TP[3:0]                                                |                |             |
| PE3                      | PE3RN[3:0], PE3RP[3:0], PE3TN[3:0],<br>PE3TP[3:0]                                                | X8             | x16         |
| PE4                      | PE4RN[3:0], PE4RP[3:0], PE4TN[3:0],<br>PE4TP[3:0]                                                |                |             |
| PE5                      | PE5RN[3:0], PE5RP[3:0], PE5TN[3:0],<br>PE5TP[3:0]                                                | X8             |             |
| PE6                      | PE6RN[3:0], PE6RP[3:0], PE6TN[3:0],<br>PE6TP[3:0]                                                |                |             |
| PE7                      | PE7RN[3:0], PE7RP[3:0], PE7TN[3:0],<br>PE7TP[3:0]                                                | X8             | X16         |
| PE8                      | PE8RN[1:0], PE8RP[1:0], PE8TN[1:0],<br>PE8TP[1:0]                                                |                |             |
| PE9                      | PE9RN[1:0], PE9RP[1:0], PE9TN[1:0],<br>PE9TP[1:0]                                                | X8             |             |
| PE10                     | PE10RN[1:0], PE10RP[1:0],<br>PE10TN[1:0], PE10TP[1:0]                                            |                |             |
| DMI                      | DMIRN[3:0], DMIRP[3:0], DMITN[3:0],<br>DMITP[3:0]                                                | Not Combinable | •           |
| Common Signals           | PE{0/1}CLKN, PE{0/1}CLKP, VCCAPE,<br>VSS, PE{0/1}ICOMPI,<br>PE{0/1}RCOMPO, VCCAPEBG,<br>VSSAPEBG | Common Signals |             |

#### Table 36. PCI Express\* Port Bifurcation

# 5.7.2 'Riser Type' Signals

The riser connector pin-out contains four Riser Type (or Riser ID) pins. These signals are part of the IOH's PEWIDTH bits that are strapping options for configuring the PCI Express\* ports at system power-on. Each of the Intel<sup>®</sup> Server System SR2600/SR2625/SR1600/SR1625 risers has been optimally defined to strap the PEWIDTH bits through the Riser Type pins to either eliminate or reduce the need for software configurations of the PCI Express\* ports.

IOH's PEWIDTH contains a total of six bits. The acceptable values of PEWIDTH ranges from PEWIDTH[5:0] = 00\_0000b to PEWIDTH[5:0] = 11\_1011b. For a description of how PEWIDTH configures the PCI Express\* lanes, refer to the *Intel*<sup>®</sup> *5500/5520 Chipset I/O Hub (IOH) External Design Specification*. A subset of the supported values and resulting configuration is shown in the following table.

| PEWIDTH[5:0] | Port1 | Port2          | Port3 | Port4          | Port5          | Port6          | Port7 | Port8          | Port9 | Port10         |
|--------------|-------|----------------|-------|----------------|----------------|----------------|-------|----------------|-------|----------------|
| 11111        |       |                |       |                | Wait-o         | on-BIOS        |       |                |       |                |
| 100000       | x4    | Not<br>present | x4    | x4             | X4             | x4             | x4    | x4             | x4    | x4             |
| 100001       | x4    | Not<br>present | x4    | x4             | X4             | x4             | x8    | Not<br>present | x4    | x4             |
| 100010       | x4    | Not<br>present | x4    | x4             | X4             | x4             | x4    | x4             | x8    | Not<br>present |
| 100011       | x4    | Not<br>present | x4    | x4             | X4             | x4             | X8    | Not<br>present | x8    | Not<br>present |
| 100100       | x4    | Not<br>present | x8    | Not<br>present | X4             | x4             | x4    | x4             | x4    | x4             |
| 100101       | x4    | Not<br>present | x8    | Not<br>present | X4             | x4             | X8    | Not<br>present | x4    | x4             |
| 100110       | x4    | Not<br>present | x8    | Not<br>present | X4             | x4             | x4    | x4             | x8    | Not<br>present |
| 100111       | x4    | Not<br>present | x8    | Not<br>present | X4             | x4             | X8    | Not<br>present | x8    | Not<br>present |
| 101000       | x4    | Not<br>present | x4    | x4             | X8             | Not<br>present | x4    | x4             | x4    | x4             |
| 101001       | x4    | Not<br>present | x4    | x4             | X8             | Not<br>present | X8    | Not<br>present | x4    | x4             |
| 101010       | x4    | Not<br>present | x4    | x4             | X8             | Not<br>present | x4    | x4             | x8    | Not<br>present |
| 101011       | x4    | Not<br>present | x4    | x4             | X8             | Not<br>present | X8    | Not<br>present | x8    | Not<br>present |
| 101100       | x4    | Not<br>present | x8    | Not<br>present | X8             | Not<br>present | x4    | x4             | x4    | x4             |
| 101101       | x4    | Not<br>present | x8    | Not<br>present | X8             | Not<br>present | X8    | Not<br>present | x4    | x4             |
| 101110       | x4    | Not<br>present | x8    | Not<br>present | X8             | Not<br>present | x4    | x4             | x8    | Not<br>present |
| 101111       | x4    | Not<br>present | x8    | Not<br>present | X8             | Not<br>present | X8    | Not<br>present | x8    | Not<br>present |
| 110000       | x4    | Not<br>present | x16   | Not<br>present | Not<br>present | Not<br>present | x4    | x4             | x4    | x4             |
| 110001       | x4    | Not<br>present | x16   | Not<br>present | Not<br>present | Not<br>present | X8    | Not<br>present | x4    | x4             |
| 110010       | x4    | Not<br>present | x16   | Not<br>present | Not<br>present | Not<br>present | x4    | x4             | x8    | Not<br>present |
| 110011       | x4    | Not<br>present | x16   | Not<br>present | Not<br>present | Not<br>present | X8    | Not<br>present | x8    | Not<br>present |

 Table 37. Port Bifurcation Control

See Table 8 in Section 3.4.1 for the port mapping on  $\text{Intel}^{\$}$  Server Board S5520UR , S5520URT

Although the PEWIDTH contains a total of six bits, only four are routed to the riser. The following table shows the mapping of RiserType[3:0] pins to PEWIDTH[5:0].

| IOH Strapping      | PEWIDTH[5]     | PEWIDTH[4]   | PEWIDTH[3]   | PEWIDTH[2]   | PEWIDTH[1]     | PEWIDTH[0]   |
|--------------------|----------------|--------------|--------------|--------------|----------------|--------------|
| Riser/Server board | (Server board) | RiserType[3] | RiserType[2] | RiserType[1] | (Server board) | RiserType[0] |

#### Table 38. RiserType and PEWIDTH Mapping

PEWIDTH[5] is pulled high by the server board while PEWIDTH[1] is controlled by the I/O expansion module.

### 5.7.2.1 Strapping Option

Intel<sup>®</sup> Server Board S5520UR, S5520URT risers support a pull-down resistor strapping option for each of the four RiserType pins. The pull-up resistors are not required on the riser as they are located on the server board. A strong resistor value of 100 ohms or less is recommended on the riser.

## 5.7.3 PCI Express\* Trace Length Consideration

PCI Express\* Gen2 lanes have a maximum trace length requirement that is considerably shorter than for Gen1. Given the significant differences in trace lengths on the server board, Intel<sup>®</sup> Server Board S5520UR, S5520URT risers have the IOH port assigned to the PCI Express\* slot that minimizes any one lane going beyond the maximum trace length specification.

The following table provides the trace lengths from the IOH to the riser slot. Given that the trace length varies from a minimum of 4.5 inches to maximum of 7.8 inches on the server board, traces on any riser card need to be routed to keep the maximum length under the specification.

| Server board (IOH) | Netnames            | Length (inches) |
|--------------------|---------------------|-----------------|
| PE3                | P2E_IOH_SLOT6_[7:4] | 4.5             |
| PE4                | P2E_IOH_SLOT6_[3:0] | 5.0             |
| PE5                | P2E_IOH_SLOT5_[7:4] | 5.7             |
| PE6                | P2E_IOH_SLOT5_[3:0] | 6.7             |
| PE7                | P2E_IOH_SLOT4_[7:4] | 7.4             |
| PE8                | P2E_IOH_SLOT4_[3:0] | 7.8             |

#### Table 39. Trace Lengths

## 5.7.4 Reference Clocks

Seven 100-MHz reference clocks are provided to the riser from the DB1200 Clock Buffer on the server board. These clocks can be used for PCI Express\* slots or various devices such as PCI Express\* packet switches and PCI Express\* to PCI-X bridges. As these clocks are kept enabled by default, there are no rules for assigning the IOH PCI Express\* port to Clock to Slot. Any of the clocks can be used in the design.

# 5.7.5 Power Budget

The Power Rail pins have been defined with the maximum current per rail as mentioned in the following table.

#### Table 40. Power Budget

|                          | Power Rails |    |     |         |      |  |  |
|--------------------------|-------------|----|-----|---------|------|--|--|
|                          | 3.3V        | 5V | 12V | 3.3VAUX | N12V |  |  |
| Max Current Per Rail (A) | 17.7        | 5  | 7.3 | 1       | 1    |  |  |

It's important to note that the above "Board-Level" power budget does not take into account the limitations placed at the "System-Level" power budget. The above current numbers should only be understood as the maximum current limit that the design can handle. The riser and server board in the system must comply with any System-Level limitations that are typically set due to thermal concerns.

### 5.7.6 Decoupling

Decoupling caps must be added on the riser as per the PCI Express Specification for all Power Rails used on the riser.

## 5.7.7 Mechanical Considerations for Intel<sup>•</sup> Chassis

There are various mechanical considerations that must be followed when designing for an Intel<sup>®</sup> Server Chassis. Use the mechanical control drawings of the 1U and 2U Intel<sup>®</sup>-designed risers as reference for any custom designs.

# 5.8 Fan Headers

The server board provides six SSI-compliant 4-pin fan headers to be used as CPU, and I/O cooling fans in non-Intel<sup>®</sup> chassis. 3-pin and 4-pin fans are supported on all fan headers. The pin configuration for each of the 4-pin fan headers is identical and is defined in the following table.

- CPU1 fan (J9A4)
- CPU2 fan (J9K2)
- MEM1 fan (J8K1)
- MEM2 fan (J9A3)
- SYS1 fan (J3J2)
- SYS2 fan (J3J1)

#### Table 41. SSI 4-pin Fan Header Pin-out (J9A4, J9K2, J8K1, J9A3, J3J2, and J3J1)

| Pin | Signal Name | Туре  | Description                                                                    |
|-----|-------------|-------|--------------------------------------------------------------------------------|
| 1   | Ground      | GND   | Ground is the power supply ground                                              |
| 2   | 12 V        | Power | Power supply 12 V                                                              |
| 3   | Fan Tach    | In    | FAN_TACH signal is connected to the Integrated<br>BMC to monitor the fan speed |
| 4   | Fan PWM     | Out   | FAN_PWM signal to control fan speed                                            |

When the server board is integrated into an Intel<sup>®</sup> Server System with fixed hard drives, system fan monitoring is supported through a custom 26-pin connector with the pin-out defined in the following table.

| Pin Definition        | P   | 'in # | Pin Definition     |
|-----------------------|-----|-------|--------------------|
| FAN_PWM_CPU1          | 1 2 |       | FAN_PWM_CPU2       |
| FM_FAN_D_PRSNT1_N     | 3   | 4     | FAN_IO_PWM         |
| FM_FAN_D_PRSNT3_N     | 5   | 6     | FM_FAN_D_PRSNT2_N  |
| FM_FAN_D_PRSNT5_N     | 7   | 8     | FM_FAN_D_PRSNT4_N  |
| Empty – Connector Key | 9   | 10    | LED_FAN1_FAULT     |
| LED_FAN2_FAULT        | 11  | 12    | LED_FAN3_FAULT     |
| LED_FAN4_FAULT        | 13  | 14    | LED_FAN5_FAULT     |
| FAN_TACH1_H7          | 15  | 16    | FAN_TACH2_H7       |
| FAN_TACH3_H7          | 17  | 18    | FAN_TACH4_H7       |
| FAN_TACH5             | 19  | 20    | FAN_TACH6          |
| FAN_TACH7             | 21  | 22    | FAN_TACH8          |
| PCI_FAN_TACH9         | 23  | 24    | CONN_PIN24_R       |
| PCI_FAN_TACH10        | 25  | 26    | FM_SIO_TEMP_SENSOR |

**Note**: Intel Corporation server boards support peripheral components and contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel<sup>®</sup>'s own chassis are designed and tested to meet the intended thermal requirements of these components when the fully integrated system is used together. It is the responsibility of the system integrator that chooses not to use Intel<sup>®</sup> developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

# 6. Jumper Blocks

The server board has several 3-pin jumper blocks that can be used to configure, protect, or recover specific features of the server board.

Pin 1 on each jumper block can be identified by the following symbol on the silkscreen: ▼



Figure 15. Jumper Blocks (J1C3, J1D1, J1D2, J1E32)

| Jumper Name       | Pins                                                                               | System Results                                                                                                                                                                       |  |  |
|-------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| J1E7: BIOS        | 1-2 These pins should have a jumper in place for normal system operation. (Default |                                                                                                                                                                                      |  |  |
| Default           | 2-3                                                                                | If these pins are jumpered with AC power plugged, the BIOS settings are cleared within 5 seconds. These pins should not be jumpered for normal operation.                            |  |  |
| J1E8:             | 1-2                                                                                | These pins should have a jumper in place for normal system operation. (Default)                                                                                                      |  |  |
| Password<br>Clear | 2-3                                                                                | If these pins are jumpered, administrator and user passwords are cleared within 5-10 seconds after the system is powered on. These pins should not be jumpered for normal operation. |  |  |
| J1D4: BIOS        | 1-2                                                                                | These pins should have a jumper in place for normal system operation. (Default)                                                                                                      |  |  |
| Recover           | 2-3                                                                                | Given that the main system BIOS will not boot with these pins jumpered, system can only boot from EFI-bootable recovery media with the recovery BIOS image.                          |  |  |
| J1H2: BMC         | 1-2                                                                                | Integrated BMC Firmware Force Update Mode – Disabled (Default)                                                                                                                       |  |  |
| Force Update      | 2-3                                                                                | Integrated BMC Firmware Force Update Mode – Enabled                                                                                                                                  |  |  |

#### Table 43. Server Board Jumpers (J1E7, J1E8, J1D4, and J1H2)

# 6.1 BIOS Defaults and Password Clear Usage Procedure

The BIOS Default (J1E7) and Password Clear (J1E8) recovery features are designed such that the desired operation can be achieved with minimal system downtime. The usage procedure for these two features has changed from previous generation Intel<sup>®</sup> server boards. The following procedure outlines the new usage model.

## 6.1.1 Restoring BIOS Defaults

To restore BIOS Defaults, perform the following steps:

- 1. Power down the server. Do not unplug the power cord.
- 2. Open the server chassis. For instructions, see your server chassis documentation.
- 3. Move jumper (J1E7) from the default operating position (covering pins 1 and 2) to the reset/clear position (covering pins 2 and 3).
- 4. Wait 5 seconds.
- 5. Remove AC power.
- 6. Move the jumper back to the default position (covering pins 1 and 2).
- 7. Close the server chassis.
- 8. Power up the server.

The BIOS defaults are now restored and can be reset by going into the BIOS setup.

**Note:** Removing AC power before performing the Restoring BIOS Defaults operation will cause the system to automatically power up and immediately power down, after the procedure is followed and AC power is re-applied. If this happens, remove the AC power cord again, wait 30 seconds, and re-install the AC power cord. Power up the system and proceed to the <F2> BIOS Setup utility to reset the desired settings.

# 6.1.2 Clearing the Password

To clear the password, perform the following steps:

- 1. Power down the server. Do not unplug the power cord.
- 2. Open the chassis. For instructions, see your server chassis documentation.
- 3. Move jumper (J1E8) from the default operating position (covering pins 1 and 2) to the password clear position (covering pins 2 and 3).
- 4. Close the server chassis.
- 5. Power up the server and wait 10 seconds or until POST completes.
- 6. Power down the server.
- 7. Open the chassis and move the jumper back to the default position (covering pins 1 and 2).
- 8. Close the server chassis.
- 9. Power up the server.

The password is now cleared and can be reset by going into the BIOS setup.

# 6.2 Integrated BMC Force Update Procedure

When performing the standard Integrated BMC firmware update procedure, the update utility places the Integrated BMC into an update mode, allowing the firmware to load safely onto the flash device. In the unlikely event that the Integrated BMC firmware update process fails due to the Integrated BMC not being in the proper update state, the server board provides a BMC Force Update jumper (J1H2), which forces the Integrated BMC into the proper update state. The following procedure should be followed in the event the standard Integrated BMC firmware update process fails or if the Integrated BMC becomes corrupted in such a way as to prevent the system from booting.

- 1. Power down and remove the AC power cord.
- 2. Open the server chassis. For instructions, see your server chassis documentation.
- 3. Move jumper from the default operating position (covering pins 1 and 2) to the enabled position (covering pins 2 and 3).
- 4. Close the server chassis.
- 5. Reconnect the AC cord and power up the server.

- Perform the Integrated BMC firmware update procedure as documented in the README.TXT file that is included in the given Integrated BMC firmware update package. After successful completion of the firmware update process, the firmware update utility may generate an error stating that the Integrated BMC is still in update mode.
- 7. Power down and remove the AC power cord.
- 8. Open the server chassis.
- 9. Move jumper from the enabled position (covering pins 2 and 3) to the disabled position (covering pins 1 and 2).
- 10. Close the server chassis.
- 11. Reconnect the AC cord and power up the server.

**Note:** Normal Integrated BMC functionality is disabled with the Force Integrated BMC Update jumper set to the enabled position. The server should never be run with the BMC Force Update jumper set in this position. This jumper setting should only be used when the standard firmware update process fails. This jumper should remain in the default/disabled position when the server is running normally.

# 6.3 BIOS Recovery Jumper

In the unlikely event that the BIOS update process fails or the BIOS becomes corrupted and no longer allows the system to POST, the server board provides a BIOS recovery jumper (J1D4), which forces the system to boot from an EFI image provided on a removable media. The following procedure should be followed only in the event the standard BIOS update process fails, the system can no longer boot, and all other recovery methods have been exhausted.

A BIOS recovery can be performed using either a USB Mass Storage device or an EI-Torito formatted CD image. Recovery from an USB floppy is not supported.

The following files must be located in the root directory of the recovery media:

- FVMAIN.FV (provided with the BIOS package)
- iFlash32.efi (provided with the BIOS package)
- \*Rec.cap (provided with the BIOS package)
- Startup.nsh

The BIOS##.nsh file provided with the BIOS package must be manually edited in any text editor to point to the \*Rec.cap file and renamed to Startup.nsh.

Use the following steps to perform the BIOS recovery:

- 1. Power OFF the system and remove AC power.
- 2. Insert the recovery media.
- 3. Switch the Recovery Jumper (J1D4) to pins 2-3.
- 4. Reapply AC power and power on the system.

The BIOS POST screen appears displaying progress and the system automatically boots to the EFI shell. The Startup.nsh file executes, updating the BIOS.

- 5. Once successfully updated, power down the system and remove AC power.
- 6. Replace the BIOS Recovery Jumper (J1D4) to it's default location on pins 1-2.
- 7. Reapply AC power and power on the system. \*DO NOT\* interrupt the BIOS POST during the first boot.
- 8. After a successful boot, reboot the system and press F2 when prompted to enter the BIOS setup and configure any settings.

# 7. Intel<sup>®</sup> Light-Guided Diagnostics

The server board has several on-board diagnostic LEDs to assist in troubleshooting board-level issues. This section shows where each LED is located on the server board and describes the function of each LED.

# 7.1 5-Volt Standby LED

Several server management features of this server board require that a 5-V standby voltage be supplied from the power supply. Some of the features and components that require this voltage be present when the system is "Off" include the Integrated BMC, on-board NICs, and an optional RMM3 connector when Intel<sup>®</sup> RMM3 is installed.

The LED is located in the lower-left corner of the server board and is labeled "5VSB\_LED". It is illuminated when AC power is applied to the platform and 5 volt standby voltage is supplied to the server board by the power supply.



Figure 16. 5-Volt Standby Status LED Location

# 7.2 Fan Fault LEDs

Fan fault LEDs are present for the six fans and are located near each CPU fan header.



Figure 17. Fan Fault LED Locations

# 7.3 System Status LED

The server board provides a LED for the system status. The location of the LED is shown in the following figure.



Figure 18. System Status LED Location

The bi-color System Status LED operates as follows:

 Table 44. System Status LED

| Color           | State                | Criticality | Description                                                                                                                                                                         |  |  |
|-----------------|----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Off             | N/A                  | Not ready   | AC power off.                                                                                                                                                                       |  |  |
| Green/<br>Amber | Alternating<br>Blink | Not ready   | Pre DC Power On – 20-30 second Integrated BMC Initialization when AC is applied to the server. Control Panel buttons are disabled until Integrated BMC initialization is completed. |  |  |
| Green           | Solid on             | System OK   | System booted and ready.                                                                                                                                                            |  |  |
| Green           | Blink                | Degraded    | System degraded<br>• Unable to use all of the installed memory (more than one DIM installed).                                                                                       |  |  |
|                 |                      |             | <ul> <li>In a mirrored configuration, when memory mirroring takes place</li> </ul>                                                                                                  |  |  |

| Color | State    | Criticality                   | Description                                                                                                                                          |
|-------|----------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |          |                               | and system loses memory redundancy.                                                                                                                  |
|       |          |                               | <ul> <li>Redundancy loss such as power supply or fan. This does not<br/>apply to non-redundant subsystems.</li> </ul>                                |
|       |          |                               | <ul> <li>PCI Express* link errors</li> </ul>                                                                                                         |
|       |          |                               | <ul> <li>CPU failure/disabled – if there are two processors and one of<br/>them fails.</li> </ul>                                                    |
|       |          |                               | <ul> <li>Fan alarm – Fan failure. Number of operational fans should be<br/>more than the minimum number needed to cool the system.</li> </ul>        |
|       |          |                               | <ul> <li>Non-critical threshold crossed – Temperature and voltage.</li> </ul>                                                                        |
|       |          |                               | <ul> <li>Other degraded events (see Appendix B).</li> </ul>                                                                                          |
| Amber | Blink    | Non-critical                  | Non-fatal alarm – system is likely to fail <ul> <li>Critical voltage threshold crossed.</li> </ul>                                                   |
|       |          |                               | <ul> <li>VRD hot asserted.</li> </ul>                                                                                                                |
|       |          |                               | <ul> <li>Minimum numbers of fans to cool the system are not present or<br/>have failed.</li> </ul>                                                   |
|       |          |                               | <ul> <li>In a non-mirroring mode, if the threshold of ten correctable<br/>errors is crossed within the window.</li> </ul>                            |
|       |          |                               | <ul> <li>Other non-critical events (see Appendix B).</li> </ul>                                                                                      |
| Amber | Solid on | Critical, non-<br>recoverable | <ul> <li>Fatal alarm – system has failed or shut down</li> <li>DIMM failure when there is one DIMM present and no good memory is present.</li> </ul> |
|       |          |                               | <ul> <li>Run-time memory uncorrectable error in non-redundant mode.</li> </ul>                                                                       |
|       |          |                               | <ul> <li>IERR signal asserted.</li> </ul>                                                                                                            |
|       |          |                               | <ul> <li>Processor 1 missing</li> </ul>                                                                                                              |
|       |          |                               | <ul> <li>Temperature (e.g., CPU ThermTrip, memory TempHi, critical<br/>threshold crossed).</li> </ul>                                                |
|       |          |                               | <ul> <li>No power good – power fault.</li> </ul>                                                                                                     |
|       |          |                               | <ul> <li>Processor configuration error (for instance, processor stepping mismatch).</li> </ul>                                                       |
|       |          |                               | <ul> <li>Other critical or non-recoverable events (see Appendix B).</li> </ul>                                                                       |

# 7.4 DIMM Fault LEDs

Each DIMM slot has a DIMM Fault LED near the DIMM slot.



Figure 19. DIMM Fault LED Locations

# 7.5 Post Code Diagnostic LEDs

Eight amber POST code diagnostic LEDs are located on the back edge of the server board in the rear I/O area of the server board by the serial A connector.

During the system boot process, the BIOS executes a number of platform configuration processes, each of which is assigned a specific hex POST code number. As each configuration routine is started, the BIOS displays the given POST code to the POST code diagnostic LEDs on the back edge of the server board. To assist in troubleshooting a system hang during the POST process, the diagnostic LEDs can be used to identify the last POST process to be executed. See Appendix C for a complete description of how these LEDs are read, and for a list of all supported POST codes.



| А | Status LED                  | F | Diagnostic LED #4           |
|---|-----------------------------|---|-----------------------------|
| В | ID LED                      | G | Diagnostic LED #3           |
| С | Diagnostic LED #7 (MSB LED) | Н | Diagnostic LED #2           |
| D | Diagnostic LED #6           | Ι | Diagnostic LED #1           |
| Е | Diagnostic LED #5           | J | Diagnostic LED #0 (LSB LED) |

Figure 20. POST Code Diagnostic LED Location

# 8. Design and Environmental Specifications

# 8.1 Intel<sup>•</sup> Server Board S5520UR, S5520URT Design Specifications

The operation of the server board at conditions beyond those shown in the following table may cause permanent damage to the system. Exposure to absolute maximum rating conditions for extended periods may affect system reliability.

| Operating Temperature     | 0° C to 55° C <sup>1</sup> (32° F to 131° F) |
|---------------------------|----------------------------------------------|
| Non-Operating Temperature | -40° C to 70° C (-40° F to 158° F)           |
| DC Voltage                | ± 5% of all nominal voltages                 |
| Shock (Unpackaged)        | Trapezoidal, 50 G, 170 inches/sec            |
| Shock (Packaged)          |                                              |
| <20 pounds                | 36 inches                                    |
| 20 to <40 pounds          | 30 inches                                    |
| 40 to <80 pounds          | 24 inches                                    |
| 80 to <100 pounds         | 18 inches                                    |
| 100 to <120 pounds        | 12 inches                                    |
| 120 pounds                | 9 inches                                     |
| Vibration (Unpackaged)    | 5 Hz to 500 Hz 3.13 g RMS random             |

#### Table 45. Server Board Design Specifications

Note: Chassis design must provide proper airflow to avoid exceeding the Intel<sup>®</sup> Xeon<sup>®</sup> processor maximum case temperature.

**Disclaimer Note**: Intel Corporation server boards contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel<sup>®</sup> ensures through its own chassis development and testing that when Intel<sup>®</sup> server building blocks are used together, the fully integrated system will meet the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel<sup>®</sup> developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible, if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

# 8.2 Server Board Power Requirements

This section provides power supply design guidelines for a system using the Intel<sup>®</sup> Server Board S5520UR, S5520URT, including voltage and current specifications, and power supply on/off sequencing characteristics. The following diagram shows the power distribution implemented on this server board.





### 8.2.1 Processor Power Support

The server board supports the Thermal Design Power (TDP) guideline for Intel<sup>®</sup> Xeon<sup>®</sup> processors. The Flexible Motherboard Guidelines (FMB) has also been followed to help determine the suggested thermal and current design values for anticipating future processor needs. The following table provides maximum values for Icc, TDP power, and T<sub>CASE</sub> for the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series.

#### Table 46. Intel<sup>®</sup> Xeon<sup>®</sup> Processor TDP Guidelines

| TDP Power | Maximum T <sub>CASE</sub> | Icc Maximum |
|-----------|---------------------------|-------------|
| 130 W     | 67.0º C                   | 150 A       |

# 8.3 Power Supply Output Requirements

This section is for reference purposes only. The intent is to provide guidance to system designers to determine a power supply for use with this server board. This section specifies the power supply requirements Intel<sup>®</sup> used to develop a power supply for the Intel<sup>®</sup> Server System SR1600UR.

The combined power of all outputs does not exceed the rated output power of the power supply. The power supply meets both static and dynamic voltage regulation requirements for the minimum loading conditions.

| Voltage | Minimum Continuous | Maximum Continuous | Peak  |
|---------|--------------------|--------------------|-------|
| +3.3 V  | 1.5 A              | 20 A               |       |
| +5 V    | 1.0 A              | 24 A               | 30 A  |
| +12 V1  | 0.5 A              | 24 A               |       |
| +12 V2  | 0.5 A              | 24 A               |       |
| +12 V3  | 0.5 A              | 16 A               | 18 A  |
| +12 V4  | 0.5 A              | 16 A               | 18 A  |
| -12 V   | 0 A                | 0.5 A              |       |
| +5 VSB  | 0.1 A              | 3.0 A              | 3.5 A |

#### Table 47. 600 W Load Ratings

Notes:

1. Maximum continuous total DC output power should not exceed 600 W.

2. Peak load on the combined 12 V output should not exceed 49 A.

3. Maximum continuous load on the combined 12 V output should not exceed 44 A.

4. Peak total DC output power should not exceed 650 W.

5. Peak power and current loading are supported for a minimum of 12 seconds.

6. Combined 3.3 V and 5 V power should not exceed 150 W.

#### Grounding

The grounds of the power supply output connector pins provide the power return path. The output connector ground pins are connected to safety ground (power supply enclosure). This grounding is designed to ensure passing the maximum allowed common mode noise levels.

The power supply is provided with a reliable protective earth ground. All secondary circuits are connected to protective earth ground. Resistance of the ground returns to chassis does not exceed 1.0 m $\Omega$ . This path may be used to carry DC current.

#### 8.3.1 Standby Outputs

The 5 VSB output is present when an AC input greater than the power supply turn-on voltage is applied.

#### 8.3.2 Remote Sense

The power supply has remote sense return to regulate out ground drops for all output voltages: +3.3 V, +5 V, +12 V1, +12 V2, +12 V3, +12 V4, -12 V, and 5 VSB. The power supply uses remote sense (3.3 VS) to regulate out drops in the system for the +3.3 V output.

The +5 V, +12 V1, +12 V2, +12 V3, +12V4, -12 V and 5 VSB outputs only use remote sense referenced to the remote sense return signal. The remote sense input impedance to the power supply must be greater than 200  $\Omega$  on 3.3 VS and 5 VS. This is the value of the resistor connecting the remote sense to the output voltage internal to the power supply.

Remote sense must be able to regulate out a minimum of a 200 mV drop on the +3.3 V output. The remote sense return must be able to regulate out a minimum of a 200 mV drop in the power ground return. The current in any remote sense line is less than 5 mA to prevent voltage sensing errors.

The power supply must operate within specification over the full range of voltage drops from the power supply's output connector to the remote sense points.

## 8.3.3 Voltage Regulation

The power supply output voltages must stay within the following voltage limits when operating at steady state and dynamic loading conditions. These limits include the peak-peak ripple/noise.

| Parameter    | Tolerance  | Minimum | Normal | Maximum | Units            |
|--------------|------------|---------|--------|---------|------------------|
| + 3.3V       | - 5%/+5%   | +3.14   | +3.30  | +3.46   | V <sub>rms</sub> |
| + 5V         | - 5%/+5%   | +4.75   | +5.00  | +5.25   | V <sub>rms</sub> |
| + 12V1,2,3,4 | - 5%/+5%   | +11.40  | +12.00 | +12.60  | V <sub>rms</sub> |
| - 12V        | - 10%/+10% | -10.80  | -12.00 | -13.20  | V <sub>rms</sub> |
| + 5VSB       | - 5%/+5%   | +4.75   | +5.00  | +5.25   | V <sub>rms</sub> |

#### Table 48. Voltage Regulation Limits

# 8.3.4 Dynamic Loading

The output voltages remain within limits for the step loading and capacitive loading specified in the following table. The load transient repetition rate is tested between 50 Hz and 5 kHz at duty cycles ranging from 10%-90%. The load transient repetition rate is only a test specification. The  $\Delta$  step load may occur anywhere within the minimum load to the maximum load conditions.

| Output                           | $\Delta$ Step Load Size (See note 2) | Load Slew Rate | Test capacitive Load   |
|----------------------------------|--------------------------------------|----------------|------------------------|
| +3.3 V                           | 5.0 A                                | 0.25 A/µsec    | 250 μF                 |
| +5 V                             | 6.0 A                                | 0.25 A/µsec    | 400 μF                 |
| 12 V1 + 12 V2 +<br>12 V3 + 12 V4 | 28.0 A                               | 0.25 A/µsec    | 2200 μF <sup>1,2</sup> |
| +5 VSB                           | 0.5 A                                | 0.25 A/µsec    | 20 μF                  |

#### Table 49. Transient Load Requirements

Notes:

1. Step loads on each 12 V output may happen simultaneously.

2. The +12 V should be tested with 2200  $\mu F$  evenly split between the four +12 V rails.

### 8.3.5 Capacitive Loading

The power supply is stable and meets all requirements with the following capacitive loading ranges.

| Output       | Minimum  | Maximum | Units |
|--------------|----------|---------|-------|
| +3.3 V       | 100      | 6,800   | μF    |
| +5 V         | 10       | 4,700   | μF    |
| +12 V1,2,3,4 | 220 each | 11,000  | μF    |
| -12 V        | 1        | 350     | μF    |
| +5 VSB       | 20       | 2000    | μF    |

#### Table 50. Capacitve Loading Conditions

## 8.3.6 Closed-loop Stability

The power supply is unconditionally stable under all line/load/transient load conditions including capacitive load ranges. A minimum of 45 degrees phase margin and -10 dB-gain margin is required. The power supply manufacturer provides proof of the unit's closed-loop stability with local sensing through the submission of Bode plots. Closed-loop stability is ensured at the maximum and minimum loads as applicable.

# 8.3.7 Common Mode Noise

The Common Mode noise on any output does not exceed 350 mV pk-pk over the frequency band of 10 Hz to 30 MHz.

- The measurement is made across a 100Ω resistor between each of the DC outputs, including ground, at the DC power connector and chassis ground (power subsystem enclosure).
- The test setup uses a FET probe such as Tektronix\* model P6046 or equivalent.

#### 8.3.8 Ripple/Noise

The maximum allowed ripple/noise output of the power supply is defined in the following table. This is measured over a bandwidth of 0 Hz to 20 MHz at the power supply output connectors. A 10  $\mu$ F tantalum capacitor is placed in parallel to the 0.1  $\mu$ F ceramic capacitor at the point of measurement.

#### Table 51. Ripple and Noise

| I | +3.3 V   | +5 V     | +12 V1,2.3,4 | -12 V     | +5 VSB   |
|---|----------|----------|--------------|-----------|----------|
|   | 50 mVp-p | 50 mVp-p | 120 mVp-p    | 120 mVp-p | 50 mVp-p |

## 8.3.9 Timing Requirements

The timing requirements for the power supply operation are as follows:

- The output voltages must rise from 10% to within regulation limits (T<sub>vout\_rise</sub>) within 5 ms to 70 ms, except for 5 VSB, in which case it is allowed to rise from 1.0 ms to 25 ms.
- The +3.3 V, +5 V and +12 V output voltages should start to rise approximately at the same time.
- All outputs must rise monotonically.
- The +5 V output needs to be greater than the +3.3 V output during any point of the voltage rise.
- The +5 V output must never be greater than the +3.3 V output by more than 2.25 V.
- Each output voltage should reach regulation within 50 ms (T<sub>vout\_on</sub>) of each other when the power supply is turned on.
- Each output voltage should fall out of regulation within 400 msec (T<sub>vout\_off</sub>) of each other when the power supply is turned off.

Figure 22 and Figure 23 shows the timing requirements for the power supply being turned on and off via the AC input, with PSON held low and the PSON signal, with the AC input applied.

| Item                   | Description                                                                | Minimum          | Maximum         | Units |
|------------------------|----------------------------------------------------------------------------|------------------|-----------------|-------|
| T <sub>vout_rise</sub> | Output voltage rise time from each main output.                            | 5.0 <sup>1</sup> | 70 <sup>1</sup> | Msec  |
| T <sub>vout_on</sub>   | All main outputs must be within regulation of each other within this time. |                  | 50              | Msec  |
| T <sub>vout_off</sub>  | All main outputs must leave regulation within this time.                   |                  | 700             | Msec  |

#### Table 52. Output Voltage Timing

Note:

1. The 5 VSB output voltage rise time should be from 1.0 ms to 25.0 ms





#### Table 53. Turn On/Off Timing

| ltem                       | Description                                                                                                      | Minimum | Maximum | Units |
|----------------------------|------------------------------------------------------------------------------------------------------------------|---------|---------|-------|
| T <sub>sb_on_delay</sub>   | Delay from AC being applied to 5 VSB being within regulation.                                                    |         | 1500    | Msec  |
| T <sub>ac_on_delay</sub>   | Delay from AC being applied to all output voltages being within regulation.                                      |         | 2500    | Msec  |
| $T_{vout\_holdup}$         | Duration for which all output voltages stay within regulation after loss of AC. Measured at 80% of maximum load. | 21      |         | Msec  |
| $T_{pwok\_holdup}$         | Delay from loss of AC to de-assertion of PWOK.<br>Measured at 80% of maximum load.                               | 20      |         | Msec  |
| T <sub>pson_on_delay</sub> | Delay from PSON <sup>#</sup> active to output voltages within regulation limits.                                 | 5       | 400     | Msec  |

| ltem                   | Description                                                                                                 | Minimum | Maximum | Units |
|------------------------|-------------------------------------------------------------------------------------------------------------|---------|---------|-------|
| T <sub>pson_pwok</sub> | Delay from PSON <sup>#</sup> deactive to PWOK being de-<br>asserted.                                        |         | 50      | Msec  |
| T <sub>pwok_on</sub>   | Delay from output voltages within regulation limits to PWOK asserted at turn on.                            | 100     | 500     | Msec  |
| $T_{pwok\_off}$        | Delay from PWOK de-asserted to output voltages (3.3 V, 5 V, 12 V, -12 V) dropping out of regulation limits. | 1       |         | Msec  |
| T <sub>pwok_low</sub>  | Duration of PWOK being in the de-asserted state during an off/on cycle using AC or the PSON signal.         | 100     |         | Msec  |
| T <sub>sb_vout</sub>   | Delay from 5 VSB being in regulation to O/Ps being in regulation at AC turn on.                             | 50      | 1000    | Msec  |
| $T_{5VSB}$ holdup      | Duration for which the 5 VSB output voltage stays within regulation after loss of AC.                       | 70      |         | Msec  |





## 8.3.10 Residual Voltage Immunity in Standby Mode

The power supply is immune to any residual voltage placed on its outputs (typically, a leakage voltage through the system from standby output) up to 500 mV. There is no additional heat generated, nor stressing of any internal components with this voltage applied to any individual output, and all outputs simultaneously. It also does not trip the power supply protection circuits during turn on.

The residual voltage at the power supply outputs for a no-load condition does not exceed 100 mV when AC voltage is applied and the PSON# signal is de-asserted.

# 8.3.11 Protection Circuits

Protection circuits inside the power supply cause only the power supply's main outputs to shut down. If the power supply latches off due to a protection circuit tripping, an AC cycle OFF for 15 seconds and a PSON<sup>#</sup> cycle HIGH for 1 second is able to reset the power supply.

#### 8.3.11.1 Over-current Protection (OCP)

The power supply has current limits to prevent the +3.3 V, +5 V, and +12 V outputs from exceeding the values shown in the following table. If the current limits are exceeded, the power supply shuts down and latches off. The latch is cleared by toggling the PSON<sup>#</sup> signal or by an AC power interruption. The power supply is not damaged from repeated power cycling in this condition. -12 V and 5 VSB are protected under over-current or shorted conditions so that no damage can occur to the power supply. Auto-recovery feature is a requirement on 5 VSB rail.

| Voltage | Over-current Limit (lout limit)               |  |
|---------|-----------------------------------------------|--|
| +3.3 V  | 110% minimum (= 22 A) ; 150% maximum (= 30 A) |  |
| +5 V    | 110% min (= 26.4 A); 150% max (= 36 A)        |  |
| +12 V1  | 26 A min;                                     |  |
| +12 V2  | 26 A min; 36 A max                            |  |
| +12 V3  | 18 A min; 20 A max                            |  |
| +12 V4  | 18 A min; 20 A max                            |  |
| -12 V   | 0.7 A min; 2.0 A max                          |  |
| 5 VSB   | 115% of rating minimum; 6 A maximum           |  |

#### Table 54. Over-current Protection (OCP)

## 8.3.11.2 Over-voltage Protection (OVP)

The power supply over-voltage protection is locally sensed. The power supply shuts down and latches off after an over-voltage condition occurs. This latch is cleared by toggling the PSON<sup>#</sup> signal or by an AC power interruption. The table below contains the over-voltage limits. The values are measured at the output of the power supply's connectors. The voltage never exceeds the maximum levels when measured at the power pins of the power supply connector during any single point of fail. The voltage never trips any lower than the minimum levels when measured at the power supply connector.

**Exception:** +5 VSB rail should be able to recover after an over-voltage condition occurs.

| Output Voltage | Minimum (V) | Maximum (V) |
|----------------|-------------|-------------|
| +3.3 V         | 3.9         | 4.5         |
| +5 V           | 5.7         | 6.2         |
| +12 V1,2, 3, 4 | 13.3        | 14.5        |
| -12 V          | -13.3       | -14.5       |
| +5 VSB         | 5.7         | 6.5         |

#### Table 55. Over-voltage Protection (OVP) Limits

# 9. Regulatory and Certification Information

# 9.1 Product Regulation Requirements

**Intended Application** – This product was evaluated as Information Technology Equipment (ITE), which may be installed in offices, schools, computer rooms, and similar commercial type locations. The suitability of this product for other product categories and environments (such as: medical, industrial, telecommunications, NEBS, residential, alarm systems, test equipment, etc.), other than an ITE application, may require further evaluation. This is an FCC Class A device. Integration of it into a Class B chassis does not result in a Class B device.

# 9.1.1 Product Safety Compliance

The Intel<sup>®</sup> Server Board S5520UR, S5520URT complies with the following safety requirements:

- UL60950 CSA 60950(USA/Canada)
- EN60950 (Europe)
- IEC60950 (International)
- CB Certificate & Report, IEC60950 (report to include all country national deviations)
- GOST R 50377-92 Listed on one System Certification (Russia)
- Belarus Certification Listed on System Certification (Belarus)
- CE Low Voltage Directive 73/23/EEE (Europe)
- IRAM Certification (Argentina)

## 9.1.2 Product EMC Compliance – Class A Compliance

- FCC/ICES-003 Emissions (USA/Canada) Verification
- CISPR 22 Emissions (International)
- EN55022 Emissions (Europe)
- EN55024 Immunity (Europe)
- CE EMC Directive 89/336/EEC (Europe)
- AS/NZS 3548 Emissions (Australia/New Zealand)
- VCCI Emissions (Japan)
- BSMI CNS13438 Emissions (Taiwan)
- GOST R 29216-91 Emissions Listed on one System Certification (Russia)
- GOST R 50628-95 Immunity –Listed on one System Certification (Russia)
- Belarus Certification Listed on one System Certification (Belarus)
- KCC (EMI) (Korea)

## 9.1.3 Certifications/Registrations/Declarations

- NRTL Certification (US/Canada)
- CE Declaration of Conformity (CENELEC Europe)
- FCC/ICES-003 Class A Attestation (USA/Canada)
- C-Tick Declaration of Conformity (Australia)
- MED Declaration of Conformity (New Zealand)

- BSMI Certification (Taiwan)
- GOST Listed on one System Certification (Russia)
- Belarus Listed on one System Certification (Belarus)
- KCC Certification (Korea)
- Ecology Declaration (International)

# 9.2 Product Regulatory Compliance Markings

This Intel<sup>®</sup> Server Board bears the following regulatory marks:

| Regulatory Compliance  | Country    | Marking                                                                                                                                                                                                                                                                                                                                             |  |
|------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| UL Mark                | USA/Canada | CURTER                                                                                                                                                                                                                                                                                                                                              |  |
| CE Mark                | Europe     | CE                                                                                                                                                                                                                                                                                                                                                  |  |
| FCC Marking (Class A)  | USA        | This device complies with Part 15 of the FCC Rules. Operation<br>of this device is subject to the following two conditions:<br>(1) This device may not cause harmful interference, and<br>(2) This device must accept any interference received,<br>including interference that may cause undesired operation.<br>Manufactured by Intel Corporation |  |
| EMC Marking (Class A)  | Canada     | CANADA ICES-003 CLASS A<br>CANADA NMB-003 CLASSE A                                                                                                                                                                                                                                                                                                  |  |
| BSMI Marking (Class A) | Taiwan     | <ul> <li>警告使用者:</li> <li>這是甲類的資訊產品,在居住的環境中使用時,可能會造成射頻干擾,在這種情況下,使用者會被要求採取某些適當的對策</li> </ul>                                                                                                                                                                                                                                                          |  |
| KCC Mark               | Korea      | 방송통신위원회                                                                                                                                                                                                                                                                                                                                             |  |

# 9.3 Electromagnetic Compatibility Notices

# 9.3.1 FCC Verification Statement (USA)

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

For questions related to the EMC performance of this product, contact:

Intel Corporation 5200 N.E. Elam Young Parkway Hillsboro, OR 97124-6497 1-800-628-8686

This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and the receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

Any changes or modifications not expressly approved by the grantee of this device could void the user's authority to operate the equipment. The customer is responsible for ensuring compliance of the modified product.

Only peripherals (computer input/output devices, terminals, printers, etc.) that comply with FCC Class A or B limits may be attached to this computer product. Operation with noncompliant peripherals is likely to result in interference to radio and TV reception.

All cables used to connect to peripherals must be shielded and grounded. Operation with cables, connected to peripherals that are not shielded and grounded may result in interference to radio and TV reception.

# 9.3.2 ICES-003 (Canada)

Cet appareil numérique respecte les limites bruits radioélectriques applicables aux appareils numériques de Classe Aprescrites dans la norme sur le matériel brouilleur: "Appareils Numériques", NMB-003 édictée par le Ministre Canadian des Communications.

### English translation of the notice above:

This digital apparatus does not exceed the Class A limits for radio noise emissions from digital apparatus set out in the interference-causing equipment standard entitled "Digital Apparatus," ICES-003 of the Canadian Department of Communications.

### 9.3.3 Europe (CE Declaration of Conformity)

This product has been tested in accordance too, and complies with the Low Voltage Directive (73/23/EEC) and EMC Directive (89/336/EEC). The product has been marked with the CE Mark to illustrate its compliance.

### 9.3.4 BSMI (Taiwan)

The BSMI Certification Marking and EMC warning is located on the outside rear area of the product.

```
警告使用者:
這是甲類的資訊產品,在居住的環境中使用時,
可能會造成射頻干擾,在這種情況下,使用者會
被要求採取某些適當的對策
```

### 9.3.5 KCC (Korea)

Following is the KCC certification information for Korea.



### English translation of the notice above:

- 1. Type of Equipment (Model Name): On Certification and Product
- 2. Certification No.: On KCC certificate. Obtain certificate from local Intel® representative
- 3. Name of Certification Recipient: Intel Corporation
- 4. Date of Manufacturer: Refer to date code on product
- 5. Manufacturer/Nation: Intel Corporation/Refer to country of origin marked on product

# Appendix A: Integration and Usage Tips

- When adding or removing components or peripherals from the server board, AC power must be removed. With AC power plugged into the server board, 5-V standby is still present even though the server board is powered off.
- This server board only supports The Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series and Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5600 Series with 130 W and less Thermal Design Power (TDP). Previous generations of the Intel<sup>®</sup> Xeon<sup>®</sup> processors are not supported.
- Processors must be installed in order. CPU 1 is located near the rear of the server board and must be populated to operate the board.
- On the back edge of the server board are eight diagnostic LEDs that display a sequence of amber POST codes during the boot process. If the server board hangs during POST, the LEDs displays the last POST event run before the hang.
- This server board only supports registered DDR3 DIMMs (RDIMMs) and unbuffered DDR3 DIMMs (UDIMMs). Mixing of RDIMMs and UDIMMs is not supported.
- For the best performance, the number of DDR3 DIMMs installed should be balanced across both processor sockets and memory channels. For example, a two-DIMM configuration performs better than a one-DIMM configuration. In a two-DIMM configuration, DIMMs should be installed in DIMM sockets A1 and D1. A six-DIMM configuration (DIMM sockets A1, B1, C1, D1, E1, and F1) performs better than a three-DIMM configuration (DIMM sockets A1, B1, and C1).
- The Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) connector is not compatible with the Intel<sup>®</sup> Remote Management Module (Product Order Code - AXXRMM) or Intel<sup>®</sup> Remote Management Module 2 (Product Order Code - AXXRMM2).
- Clear the CMOS with AC power cord plugged. Removing the AC power before
  performing the CMOS clear operation causes the system to automatically power up and
  immediately power down after the CMOS clear procedure is followed and AC power is
  re-applied. If this happens, remove the AC power cord, wait 30 seconds, and then reconnect the AC power cord. Power up the system and proceed to the <F2> BIOS Setup
  utility to reset the desired settings.
- Normal Integrated BMC functionality is disabled with the BMC Force Update jumper (J1H1) set to the "enabled" position (pins 2-3). The server should never be run with the BMC Force Update jumper set in this position and should only be used when the standard firmware update process fails. This jumper should remain in the default (disabled) position (pins 1-2) when the server is running normally.
- This server board no longer supports the rolling BIOS (two BIOS banks) and implements a BIOS recovery mechanism instead.
- When performing a normal BIOS update procedure, the BIOS recovery jumper (J1E5) must be set to its default position (pins 1-2).

# Appendix B: Integrated BMC Sensor Tables

This appendix lists the sensor identification numbers and information about the sensor type, name, supported thresholds, assertion and de-assertion information, and a brief description of the sensor purpose. See the *Intelligent Platform Management Interface Specification, Version 2.0*, for sensor and event/reading-type table information.

### Sensor Type

The Sensor Type values are the values enumerated in the *Sensor Type Codes* table in the IPMI specification. The Sensor Type provides the context in which to interpret the sensor, such as the physical entity or characteristic that is represented by this sensor.

### Event/Reading Type

The Event/Reading Type values are from the *Event/Reading Type Code Ranges* and *Generic Event/Reading Type Codes* tables in the IPMI specification. Digital sensors are a specific type of discrete sensor, which have only two states.

### Event Offset/Triggers

Event Thresholds are event-generating thresholds for threshold types of sensors.

- [u,l][nr,c,nc]: upper non-recoverable, upper critical, upper non-critical, lower non-recoverable, lower critical, lower non-critical
- uc, lc: upper critical, lower critical

Event Triggers are supported event-generating offsets for discrete type sensors. The offsets can be found in the *Generic Event/Reading Type Codes* or *Sensor Type Codes* tables in the IPMI specification, depending on whether the sensor event/reading type is generic or a sensor-specific response.

#### Assertion/De-assertion Enables

Assertion and de-assertion indicators reveal the type of events the sensor generates:

- As: Assertions
- De: De-assertion

#### Readable Value/Offsets

- Readable Value indicates the type of value returned for threshold and other nondiscrete type sensors.
- Readable Offsets indicate the offsets for discrete sensors that are readable with the Get Sensor Reading command. Unless otherwise indicated, all event triggers are readable; Readable Offsets consist of the reading type offsets that do not generate events.

#### Event Data

Event data is the data that is included in an event message generated by the sensor. For threshold-based sensors, the following abbreviations are used:

- R: Reading value
- T: Threshold value

### Rearm Sensors

The rearm is a request for the event status for a sensor to be rechecked and updated upon a transition between good and bad states. Rearming the sensors can be done manually or automatically. This column indicates the type supported by the sensor. The following abbreviations are used to describe a sensor:

- A: Auto-rearm
- M: Manual rearm

### Default Hysteresis

The hysteresis setting applies to all thresholds of the sensor. This column provides the count of hysteresis for the sensor, which can be 1 or 2 (positive or negative hysteresis).

Criticality

Criticality is a classification of the severity and nature of the condition. It also controls the behavior of the Control Panel Status LED.

### Standby

Some sensors operate on standby power. These sensors may be accessed and/or generate events when the main (system) power is off, but AC power is present.

| Table 56. | Integrated BMC Core Sensors |
|-----------|-----------------------------|
|-----------|-----------------------------|

| Sensor Name      | Sensor # | Platform<br>Applicability | Sensor Type                               | Event/Readin<br>g Type        | Event Offset<br>Triggers                                         | Contrib. To<br>System Status | Assert/De<br>-assert | Readable<br>Value/Offs<br>ets | Event<br>Data | Rearm | Stand-<br>by |
|------------------|----------|---------------------------|-------------------------------------------|-------------------------------|------------------------------------------------------------------|------------------------------|----------------------|-------------------------------|---------------|-------|--------------|
| Davies Hait Otat | 041      | A.II.                     | Power Unit                                | Sensor<br>Specific            | 00 - Power down<br>04 - A/C lost                                 | ОК                           | As and               |                               |               | A     |              |
| Power Unit Stat  | 01h      | All                       | 09h                                       | 6Fh                           | 05 - Soft power<br>control failure<br>06 - Power unit<br>failure | Fatal                        | De                   | _                             | Trig Offset   |       | Х            |
|                  |          |                           |                                           |                               | 00 - Fully<br>Redundant                                          | ОК                           |                      |                               |               |       |              |
|                  |          |                           |                                           | Generic                       | 01 - Redundancy<br>lost                                          | Degraded                     |                      |                               |               |       |              |
|                  |          |                           |                                           |                               | 02 - Redundancy degraded                                         | Degraded                     |                      |                               |               |       |              |
|                  |          | Chassis-                  | Power Unit                                |                               | 03 - Non-red:<br>suff res from<br>redud                          | Degraded                     | As and               |                               |               |       |              |
| Power Redundancy | 02h      | specific                  | 09h                                       | 0Bh                           | 04 - Non-red:<br>suff from insuff                                | Degraded                     | De                   | -                             | Trig Offset   | A     | х            |
|                  |          |                           |                                           | 05 - Non-red:<br>insufficient | Fatal                                                            |                              |                      |                               |               |       |              |
|                  |          |                           | 06 - Redun<br>degrade from<br>fully redun | Degraded                      |                                                                  |                              |                      |                               |               |       |              |
|                  |          |                           |                                           |                               | 07 – Redun<br>degrade from<br>non-redundant                      | Degraded                     |                      |                               |               |       |              |

| Sensor Name           | Sensor # | Platform<br>Applicability                       | Sensor Type                         | Event/Readin<br>g Type     | Event Offset<br>Triggers                                                                                                   | Contrib. To<br>System Status      | Assert/De<br>-assert | Readable<br>Value/Offs<br>ets | Event<br>Data | Rearm | Stand-<br>by |
|-----------------------|----------|-------------------------------------------------|-------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------|-------------------------------|---------------|-------|--------------|
| IPMI Watchdog         | 03h      | All                                             | Watchdog 2<br>23h                   | Sensor<br>Specific<br>6Fh  | 00 - Timer<br>expired, status<br>only<br>01 - Hard reset<br>02 - Power down<br>03 - Power cycle<br>08 - Timer<br>interrupt | ОК                                | As                   | _                             | Trig Offset   | A     | x            |
| Physical Scrty        | 04h      | Chassis<br>Intrusion is<br>chassis-<br>specific | Physical<br>Security<br>05h         | Sensor<br>Specific<br>6Fh  | 00 - Chassis<br>intrusion<br>04 - LAN least<br>lost                                                                        | OK<br>Degraded                    | As and<br>De         | _                             | Trig Offset   | A     | х            |
| FP Interrupt<br>(NMI) | 05h      | All                                             | Critical<br>Interrupt<br>13h        | Sensor<br>Specific<br>6Fh  | 00 - Front panel<br>NMI/diagnostic<br>interrupt                                                                            | ОК                                | As                   | _                             | Trig Offset   | A     | _            |
| SMI Timeout           | 06h      | All                                             | SMI Timeout<br>F3h                  | Digital<br>Discrete<br>03h | 01 – State<br>asserted                                                                                                     | Fatal                             | As and<br>De         | -                             | Trig Offset   | A     | -            |
| System Event Log      | 07h      | All                                             | Event<br>Logging<br>Disabled<br>10h | Sensor<br>Specific<br>6Fh  | 02 - Log area<br>reset/cleared                                                                                             | ОК                                | As                   | _                             | Trig Offset   | A     | x            |
| BB +1.1V IOH          | 10h      | All                                             | Voltage<br>02h                      | Threshold<br>01h           | [u,l] [c,nc]                                                                                                               | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | -            |
| BB +1.1V P1 Vccp      | 11h      | All                                             | Voltage<br>02h                      | Threshold<br>01h           | [u,l] [c,nc]                                                                                                               | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | -            |
| BB +1.1V P2 Vccp      | 12h      | All                                             | Voltage<br>02h                      | Threshold<br>01h           | [u,l] [c,nc]                                                                                                               | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | _            |

| Sensor Name      | Sensor # | Platform<br>Applicability | Sensor Type    | Event/Readin<br>g Type | Event Offset<br>Triggers | Contrib. To<br>System Status      | Assert/De<br>-assert | Readable<br>Value/Offs<br>ets | Event<br>Data | Rearm | Stand-<br>by |
|------------------|----------|---------------------------|----------------|------------------------|--------------------------|-----------------------------------|----------------------|-------------------------------|---------------|-------|--------------|
| BB +1.5V P1 DDR3 | 13h      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | -            |
| BB +1.5V P2 DDR3 | 14h      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | -            |
| BB +1.8V AUX     | 15h      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | х            |
| BB +3.3V         | 16h      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | -            |
| BB +3.3V STBY    | 17h      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | х            |
| BB Vbat          | 18h      | All                       | Voltage<br>02h | Generic<br>05h         | 01 - Limit<br>exceeded   | Non-fatal                         | As and<br>De         | _                             | Trig Offset   | A     | х            |
| BB +5.0V         | 19h      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | _            |
| BB +5.0V STBY    | 1Ah      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | х            |
| BB +12.0V        | 1Bh      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | _            |
| BB -12.0V        | 1Ch      | All                       | Voltage<br>02h | Threshold<br>01h       | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | _            |

| Sensor Name         | Sensor # | Platform<br>Applicability | Sensor Type        | Event/Readin<br>g Type | Event Offset<br>Triggers                                                | Contrib. To<br>System Status                       | Assert/De<br>-assert | Readable<br>Value/Offs<br>ets | Event<br>Data       | Rearm | Stand-<br>by |
|---------------------|----------|---------------------------|--------------------|------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------|-------------------------------|---------------------|-------|--------------|
| Server board Temp   | 20h      | All                       | Temperature<br>01h | Threshold<br>01h       | [u,l] [c,nc]                                                            | nc =<br>Degraded<br>c = Non-fatal                  | As and<br>De         | Analog                        | R, T                | A     | х            |
| IOH Temp            | 21h      | All                       | Temperature<br>01h | Threshold<br>01h       | [u,l] [c,nc]                                                            | nc =<br>Degraded<br>c = Non-fatal                  | As and<br>De         | Analog                        | R, T                | A     | х            |
| Front Panel Temp    | 22h      | All                       | Temperature<br>01h | Threshold<br>01h       | [u,l] [c,nc]                                                            | nc =<br>Degraded<br>c = Non-fatal                  | As and<br>De         | Analog                        | R, T                | A     | х            |
| MEM P1 THRM MRGN    | 23h      | All                       | Temperature<br>01h | Threshold<br>01h       | [u,l] [c,nc]                                                            | nc =<br>Degraded<br>c = Non-fatal                  | As and<br>De         | Analog                        | R, T                | A     | х            |
| MEM P2 THRM MRGN    | 24h      | Dual<br>processor<br>only | Temperature<br>01h | Threshold<br>01h       | [u,l] [c,nc]                                                            | nc =<br>Degraded<br>c = Non-fatal                  | As and<br>De         | Analog                        | R, T                | A     | х            |
| Fan Tach Sensors    | 30h–39h  | Chassis-<br>specific      | Fan<br>04h         | Threshold<br>01h       | [l] [c,nc]                                                              | nc =<br>Degraded<br>c = Non-<br>fatal <sup>2</sup> | As and<br>De         | Analog                        | R, T                | Μ     |              |
| Fan Present Sensors | 40h–45h  | Chassis-<br>specific      | Fan<br>04h         | Generic<br>08h         | 01 - Device<br>inserted                                                 | ОК                                                 | As and<br>De         | -                             | Triggered<br>Offset | Auto  | -            |
|                     |          | Chassis-                  | Fan                | Generic                | 00 - Fully<br>redundant<br>01 - Redundancy<br>lost                      | OK<br>Degraded                                     | As and               |                               |                     |       |              |
| Fan Redundancy      | 46h      | specific                  | 04h                | OBh                    | 02 - Redundancy<br>degraded<br>03 - Non-red:<br>suff res from<br>redund | Degraded<br>Degraded                               | De                   | _                             | Trig Offset         | A     | х            |

| Sensor Name  | Sensor # | Platform<br>Applicability | Sensor Type         | Event/Readin<br>g Type | Event Offset<br>Triggers                    | Contrib. To<br>System Status      | Assert/De<br>-assert | Readable<br>Value/Offs<br>ets | Event<br>Data | Rearm | Stand-<br>by |
|--------------|----------|---------------------------|---------------------|------------------------|---------------------------------------------|-----------------------------------|----------------------|-------------------------------|---------------|-------|--------------|
|              |          |                           |                     |                        | 04 - Non-red:<br>suff from insuff           | Degraded                          |                      |                               |               |       |              |
|              |          |                           |                     |                        | 05 - Non-red:<br>Insufficient               | Non-fatal                         |                      |                               |               |       |              |
|              |          |                           |                     |                        | 06 - Redun<br>degrade from full             | Degraded                          |                      |                               |               |       |              |
|              |          |                           |                     |                        | 07 – Redun<br>degrade from<br>non-redundant | Degraded                          |                      |                               |               |       |              |
|              |          |                           |                     |                        | 00 - Presence                               | ОК                                |                      |                               |               |       |              |
|              |          |                           |                     |                        | 01 - Failure                                | Degraded                          |                      |                               |               |       |              |
| PS1 Status   | 50h      | Chassis-                  | Power Supply        | Sensor<br>Specific     | 02 – Predictive<br>Failure                  | Degraded                          | As and               | _                             | Trig Offset   | А     |              |
|              | 0011     | specific                  | 08h                 | 6Fh                    | 03 - A/C lost                               | Degraded                          | De                   |                               | ing choor     |       | Х            |
|              |          |                           |                     |                        | 06 –<br>Configuration<br>error              | ОК                                |                      |                               |               |       |              |
|              |          |                           |                     |                        | 00 - Presence                               | ОК                                |                      |                               |               |       |              |
|              |          |                           |                     |                        | 01 - Failure                                | Degraded                          |                      |                               |               |       |              |
| PS2 Status   | 51h      | Chassis-                  | Power Supply        | Sensor<br>Specific     | 02 – Predictive<br>Failure                  | Degraded                          | As and               | _                             | Trig Offset   | A     |              |
|              | 0.111    | specific                  | 08h                 | 6Fh                    | 03 - A/C lost                               | Degraded                          | De                   |                               | ing enoor     |       | Х            |
|              |          |                           |                     |                        | 06 –<br>Configuration<br>error              | ОК                                |                      |                               |               |       |              |
| PS1 Power In | 52h      | Chassis-<br>specific      | Power Supply<br>08h | Threshold<br>01h       | [u] [c,nc]                                  | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | х            |
| PS2 Power In | 53h      | Chassis-<br>specific      | Power Supply<br>08h | Threshold<br>01h       | [u] [c,nc]                                  | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | х            |

| Sensor Name     | Sensor # | Platform<br>Applicability | Sensor Type         | Event/Readin<br>g Type     | Event Offset<br>Triggers | Contrib. To<br>System Status      | Assert/De<br>-assert | Readable<br>Value/Offs<br>ets | Event<br>Data | Rearm | Stand-<br>by |
|-----------------|----------|---------------------------|---------------------|----------------------------|--------------------------|-----------------------------------|----------------------|-------------------------------|---------------|-------|--------------|
| PS1 Current Out | 54h      | Chassis-<br>specific      | Power Supply<br>08h | Threshold<br>01h           | [u] [c,nc]               | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | А     | х            |
| PS2 Current Out | 55h      | Chassis-<br>specific      | Power Supply<br>08h | Threshold<br>01h           | [u] [c,nc]               | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | А     | х            |
| PS1 Temperature | 56h      | Chassis-<br>specific      | Temperature<br>01h  | Threshold<br>01h           | [u] [c,nc]               | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | A     | х            |
| PS2 Temperature | 57h      | Chassis-<br>specific      | Temperature         | Threshold<br>01h           | [u] [c,nc]               | nc =<br>Degraded<br>c = Non-fatal | As and<br>De         | Analog                        | R, T          | А     | х            |
|                 |          |                           | Processor           | Sensor                     | 01 - Thermal trip        | Fatal                             | As and               |                               |               |       | Х            |
| P1 Status       | 60h      | All                       | 07h                 | Specific<br>6Fh            | 07 - Presence            | ОК                                | De                   | _                             | Trig Offset   | М     |              |
|                 | 041      | Dual                      | Processor           | Sensor<br>Specific         | 01- Thermal trip         | Fatal                             | As and               |                               | Tria Offerst  |       | Х            |
| P2 Status       | 61h      | processor<br>only         | 07h                 | 6Fh                        | 07 - Presence            | ОК                                | De                   | -                             | Trig Offset   | М     |              |
| P1 Therm Margin | 62h      | All                       | Temperature<br>01h  | Threshold<br>01h           | _                        | _                                 | _                    | Analog                        | _             | _     | _            |
| P2 Therm Margin | 63h      | Dual<br>processor<br>only | Temperature<br>01h  | Threshold<br>01h           | -                        | -                                 | -                    | Analog                        | _             | -     | _            |
| P1 Therm Ctrl % | 64h      | All                       | Temperature<br>01h  | Threshold<br>01h           | [u] [c]                  | Non-fatal                         | As and<br>De         | Analog                        | Trig Offset   | A     | -            |
| P2 Therm Ctrl % | 65h      | Dual<br>processor<br>only | Temperature<br>01h  | Threshold<br>01h           | [u] [c]                  | Non-fatal                         | As and<br>De         | Analog                        | Trig Offset   | А     | _            |
| P1 VRD Temp     | 66h      | All                       | Temperature<br>01h  | Digital<br>Discrete<br>05h | 01 - Limit<br>exceeded   | Fatal                             | As and<br>De         | _                             | Trig Offset   | М     | _            |

| Sensor Name      | Sensor # | Platform<br>Applicability | Sensor Type        | Event/Readin<br>g Type     | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert/De<br>-assert | Readable<br>Value/Offs<br>ets | Event<br>Data | Rearm | Stand-<br>by |
|------------------|----------|---------------------------|--------------------|----------------------------|--------------------------|------------------------------|----------------------|-------------------------------|---------------|-------|--------------|
| P2 VRD Temp      | 67h      | Dual<br>processor<br>only | Temperature<br>01h | Digital<br>Discrete<br>05h | 01 - Limit<br>exceeded   | Fatal                        | As and<br>De         | _                             | Trig Offset   | М     | -            |
| CATERR           | 68h      | All                       | Processor<br>07h   | Digital<br>Discrete<br>03h | 01 – State<br>Asserted   | Non-fatal                    | As and<br>De         | _                             | Trig Offset   | М     | -            |
| CPU Missing      | 69h      | All                       | Processor<br>07h   | Digital<br>Discrete<br>03h | 01 – State<br>Asserted   | Non-fatal                    | As and<br>De         | _                             | Trig Offset   | М     | _            |
| IOH Thermal Trip | 6Ah      | All                       | Temperature<br>01h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted   | Fatal                        | As and<br>De         | _                             | Trig Offset   | М     | _            |

# *Appendix C: Management Engine Generated SEL Event Messages*

This appendix lists the OEM System Event Log message format of events generated by the Management Engine (ME). This includes the definition of event data bytes 10-16 of the Management Engine generated SEL records. For System Event Log format information, see the *Intelligent Platform Management Interface Specification, Version 2.0.* 

| Server Platform Services<br>Firmware Health Event | Request                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                   | Byte 1 - EvMRev<br>=04h (IPMI2.0 format)                                                                                                                                                                                                                                                                                                            |
|                                                   | Byte 2 – Sensor Type<br>=DCh (OEM)                                                                                                                                                                                                                                                                                                                  |
|                                                   | Byte 3 – Sensor Number<br>=23 – Server Platform Services Firmware Health                                                                                                                                                                                                                                                                            |
|                                                   | Byte 4 – Event Dir   Event Type<br>[7] – Event Dir                                                                                                                                                                                                                                                                                                  |
|                                                   | =0 Assertion Event<br>[6-0] – Event Type<br>=75h (OEM)                                                                                                                                                                                                                                                                                              |
|                                                   | Byte 5 – Event Data 1<br>[7,6]=10b – OEM code in byte 2<br>[5,4]=10b – OEM code in byte 3<br>[30] – Health Event Type<br>=00h –Firmware Status                                                                                                                                                                                                      |
|                                                   | Byte 6 – Event Data 2<br>=0 - Forced GPIO recovery. Recovery Image loaded due to MGPIO <n><br/>(default recovery pin is MGPIO1) pin asserted.<br/><i>Repair action: Deassert MGPIO1 and reset the ME</i><br/>=1 - Image execution failed. Recovery Image loaded because<br/>operational image is corrupted. This may be either caused by Flash</n>  |
|                                                   | device corruption or failed upgrade procedure.<br>Repair action: Either the Flash device must be replaced (if error is<br>persistent) or the upgrade procedure must be started again.<br>=2 - Flash erase error. Error during Flash erases procedure probably<br>due to Flash part corruption.<br>Repair action: The Flash device must be replaced. |
|                                                   | =3 – Flash corrupted. Error while checking Flash consistency probably due to Flash part corruption. <i>Repair action: The Flash device must be replaced (if error is persistent).</i>                                                                                                                                                               |
|                                                   | =4 – Internal error. Error during firmware execution.<br>Repair action: FW Watchdog Timeout<br>Operational image shall be upgraded to other version or hardware<br>board repair is needed (if error is persistent).                                                                                                                                 |

#### Table 57. Server Platform Services Firmware Health Event

| =5255 – Reserved                                                                                                                              |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Byte 7 – Event Data 3<br>= <extended an="" be="" code.="" error="" reporting="" should="" support="" the="" to="" used="" when=""></extended> |

| Table 58 | . Node | Manager | Health | Event |
|----------|--------|---------|--------|-------|
|----------|--------|---------|--------|-------|

| Node Manager Health | Request                                                                                                                                   |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Event               |                                                                                                                                           |
|                     | Byte 1 - EvMRev                                                                                                                           |
|                     | =04h (IPMI2.0 format)                                                                                                                     |
|                     |                                                                                                                                           |
|                     | Byte 2 – Sensor Type                                                                                                                      |
|                     | =DCh (OEM)                                                                                                                                |
|                     |                                                                                                                                           |
|                     | Byte 3 – Sensor Number                                                                                                                    |
|                     | (Node Manager Health sensor)                                                                                                              |
|                     |                                                                                                                                           |
|                     | Byte 4 – Event Dir   Event Type                                                                                                           |
|                     | [0:6] – Event Type                                                                                                                        |
|                     | = 73h (OEM)                                                                                                                               |
|                     | [7] – Event Dir                                                                                                                           |
|                     | =0 Assertion Event                                                                                                                        |
|                     |                                                                                                                                           |
|                     | Byte 5 – Event Data 1<br>[0:3] – Health Event Type                                                                                        |
|                     | =02h – Sensor Node Manager                                                                                                                |
|                     | [4:5]=10b – OEM code in byte 3                                                                                                            |
|                     | [6:7]=10b – OEM code in byte 2                                                                                                            |
|                     |                                                                                                                                           |
|                     | Byte 6 – Event Data 2                                                                                                                     |
|                     | [0:3] – Domain Id (Currently, supports only one domain, Domain 0)                                                                         |
|                     | [4:7] – Error type                                                                                                                        |
|                     | =0-9 - Reserved                                                                                                                           |
|                     | =10 – Policy Misconfiguration<br>=11 – Power Sensor Reading Failure                                                                       |
|                     | =12 – Inlet Temperature Reading Failure                                                                                                   |
|                     | =13 – Host Communication error                                                                                                            |
|                     | =14 – Real-time clock synchronization failure                                                                                             |
|                     | =15 – Reserved                                                                                                                            |
|                     |                                                                                                                                           |
|                     | Byte 7 – Event Data 3                                                                                                                     |
|                     | if error indication = 10 <policyid></policyid>                                                                                            |
|                     | if error indication = 11 <powersensoraddress><br/>if error indication = 12 <inletsensoraddress></inletsensoraddress></powersensoraddress> |
|                     | Otherwise set to 0.                                                                                                                       |
|                     |                                                                                                                                           |

# Appendix D: POST Code Diagnostic LED Decoder

During the system boot process, the BIOS executes a number of platform configuration processes, each of which is assigned a specific hex POST code number. As each configuration routine is started, the BIOS displays the POST code to the POST Code Diagnostic LEDs on the back edge of the server board. To assist in troubleshooting a system hang during the POST process, the Diagnostic LEDs can be used to identify the last POST process that was executed.

Each POST code is represented by the eight amber diagnostic LEDs. The POST codes are divided into two nibbles, an upper nibble and a lower nibble. The upper nibble bits are represented by diagnostic LEDs #4, #5, #6, and #7. The lower nibble bits are represented by diagnostics LEDs #0, #1, #2, and #3. If the bit is set in the upper and lower nibbles, then the corresponding LED is lit. If the bit is clear, then the corresponding LED is off.

The diagnostic LED #7 is labeled as "MSB", and the diagnostic LED #0 is labeled as "LSB".



| A. Status LED      |
|--------------------|
| B. ID LED          |
| C. Diagnostic LEDs |

### Figure 24. Diagnostic LED Placement Diagram

In the following example, the BIOS sends a value of ACh to the diagnostic LED decoder. The LEDs are decoded as follows:

|         |        | Upper Nit | oble LEDs |        | Lower Nibble LEDs |        |        |        |
|---------|--------|-----------|-----------|--------|-------------------|--------|--------|--------|
|         | MSB    |           |           |        |                   |        |        | LSB    |
| LEDs    | LED #7 | LED #6    | LED #5    | LED #4 | LED #3            | LED #2 | LED #1 | LED #0 |
|         | 8h     | 4h        | 2h        | 1h     | 8h                | 4h     | 2h     | 1h     |
| Status  | ON     | OFF       | ON        | OFF    | ON                | ON     | OFF    | OFF    |
| Results | 1      | 0         | 1         | 0      | 1                 | 1      | 0      | 0      |
|         | Ah     | •         |           | •      | Ch                |        |        |        |

#### Table 59. POST Progress Code LED Example

Upper nibble bits = 1010b = Ah; Lower nibble bits = 1100b = Ch; the two are concatenated as ACh.

|                 | Diagnostic LED Decoder<br>0 = 0n, X=0ff |          |          |          |          |          |          |           |                                                                                                   |
|-----------------|-----------------------------------------|----------|----------|----------|----------|----------|----------|-----------|---------------------------------------------------------------------------------------------------|
|                 |                                         |          |          |          | i -      |          |          |           | 4                                                                                                 |
| Checkpoint      | MCD                                     |          | Nibble   | 2        |          | Lower    | r Nibble | 1         | Description                                                                                       |
|                 | MSB                                     |          | 26       | 16       | OL       | 46       | 26       | LSB<br>1h | 4                                                                                                 |
| LED             | <u>8h</u><br>#7                         | 4h<br>#6 | 2h<br>#5 | 1h<br>#4 | 8h<br>#3 | 4h<br>#2 | 2h<br>#1 | #0        | -                                                                                                 |
|                 | ,                                       | 1 110    |          | 1 11 1   |          |          |          |           | IST Code is used in different contexts)                                                           |
|                 |                                         |          |          |          |          |          |          |           | Seen at the start of Memory Reference Code (MRC)                                                  |
| 0xF2h           | 0                                       | 0        | 0        | 0        | х        | х        | 0        | х         | Start of the very early platform initialization code                                              |
|                 |                                         |          |          |          | Λ        | ^        |          |           | Very late in POST, it is the signal that the OS has switched to virtual memory mode               |
|                 |                                         |          |          |          |          | Memo     | ory Err  | or Cod    | es (Accompanied by a beep code)                                                                   |
| 0xE8h           | 0                                       | 0        | 0        | х        | 0        | х        | х        | Х         | No Usable Memory Error: No memory in the system, or SPD bad so no memory could be detected        |
| 0xEAh           | 0                                       | 0        | 0        | х        | 0        | х        | 0        | Х         | Channel Training Error: DQ/DQS training failed on a channel during memory channel initialization. |
| 0xEBh           | 0                                       | 0        | 0        | Х        | 0        | Х        | 0        | 0         | Memory Test Error: memory failed Hardware BIST.                                                   |
| 0xEDh           | 0                                       | 0        | 0        | Х        | 0        | 0        | Х        | 0         | Population Error: RDIMMs and UDIMMs cannot be mixed in the system                                 |
| 0xEEh           | 0                                       | 0        | 0        | Х        | 0        | 0        | 0        | Х         | Mismatch Error: more than 2 Quad Ranked DIMMS in a channel.                                       |
|                 |                                         |          |          | Mem      | ory Re   | ferenc   | e Code   | e Prog    | ress Codes (Not accompanied by a beep code)                                                       |
| 0xB0h           | 0                                       | Х        | 0        | 0        | Х        | Х        | Х        | Х         | Chipset Initialization Phase                                                                      |
| 0xB1h           | 0                                       | Х        | 0        | 0        | Х        | Х        | Х        | 0         | Reset Phase                                                                                       |
| 0xB2h           | 0                                       | Х        | 0        | 0        | Х        | Х        | 0        | Х         | DIMM Detection Phase                                                                              |
| 0xB3h           | 0                                       | Х        | 0        | 0        | Х        | Х        | 0        | 0         | Clock Initialization Phase                                                                        |
| 0xB4h           | 0                                       | Х        | 0        | 0        | Х        | 0        | Х        | Х         | SPD Data Collection Phase                                                                         |
| 0xB6h           | 0                                       | Х        | 0        | 0        | Х        | 0        | 0        | Х         | Rank Formation Phase                                                                              |
| 0xB8h           | 0                                       | Х        | 0        | 0        | 0        | Х        | Х        | Х         | Channel Training Phase                                                                            |
| 0xB9h           | 0                                       | Х        | 0        | 0        | 0        | Х        | Х        | 0         | Memory Test Phase                                                                                 |
| 0xBAh           | 0                                       | Х        | 0        | 0        | 0        | Х        | 0        | Х         | Memory Map Creation Phase                                                                         |
| 0xBBh           | 0                                       | Х        | 0        | 0        | 0        | Х        | 0        | 0         | RAS Initialization Phase                                                                          |
| 0xBFh           | 0                                       | Х        | 0        | 0        | 0        | 0        | 0        | 0         | MRC Complete                                                                                      |
|                 |                                         |          |          |          |          |          |          |           | Host Processor                                                                                    |
| 0x04h           | Х                                       | Х        | Х        | Х        | Х        | 0        | Х        | Х         | Early processor initialization where system BSP is selected                                       |
| 0x10h           | Х                                       | Х        | Х        | 0        | Х        | Х        | Х        | Х         | Power-on initialization of the host processor (bootstrap processor)                               |
| 0x11h           | Х                                       | Х        | Х        | 0        | Х        | Х        | Х        | 0         | Host processor cache initialization (including AP)                                                |
| 0x12h           | Х                                       | Х        | Х        | 0        | Х        | Х        | 0        | Х         | Starting application processor initialization                                                     |
| 0x13h           | Х                                       | Х        | Х        | 0        | Х        | Х        | 0        | 0         | SMM initialization                                                                                |
| 0041            |                                         | N N      |          | V        | N N      | V        | LV.      |           | Chipset                                                                                           |
| 0x21h           | Х                                       | Х        | 0        | Х        | Х        | Х        | Х        | 0         | Initializing a chipset component                                                                  |
| 0x22h           | Х                                       | Х        | 0        | Х        | Х        | Х        | 0        | Х         | Memory<br>Reading configuration data from memory (SPD on DIMM)                                    |
| 0x23h           | X                                       | X        | 0        | X        | X        | ^<br>X   | 0        | 0         | Detecting presence of memory                                                                      |
| 0x24h           | X                                       | X        | 0        | ^<br>X   | X        | ^<br>0   | X        | X         | Programming timing parameters in the memory controller                                            |
| 0x2411<br>0x25h | X                                       | X        | 0        | ^<br>X   | ^<br>X   | 0        | X        | ^<br>0    | Configuring memory parameters in the memory controller                                            |
| 0x25h<br>0x26h  |                                         | ^<br>X   |          | ^<br>X   |          |          | ^<br>0   |           | Optimizing memory controller settings                                                             |
| 082011          | Х                                       | ^        | 0        | ^        | Х        | 0        | 0        | Х         |                                                                                                   |

### Table 60. Diagnostic LED POST Code Decoder

|            | Diagnostic LED Decoder |            |        |        |                |        |          |           |                                                             |  |
|------------|------------------------|------------|--------|--------|----------------|--------|----------|-----------|-------------------------------------------------------------|--|
|            | -                      |            |        | 0 = Or | <u>ı, X=01</u> |        |          |           |                                                             |  |
| Checkpoint | MCD                    | Upper<br>1 | Nibble | 2      |                | Lower  | · Nibble |           | Description                                                 |  |
|            | MSB<br>8h              | 4h         | 2h     | 1h     | 8h             | 4h     | 2h       | LSB<br>1h |                                                             |  |
| LED        | #7                     | #6         | #5     | #4     | #3             | #2     | #1       | #0        |                                                             |  |
| 0x27h      | X                      | X          | 0      | X      | X              | 0      | 0        | 0         | Initializing memory, such as ECC init                       |  |
| 0x28h      | Х                      | Х          | 0      | Х      | 0              | Х      | Х        | Х         | Testing memory                                              |  |
|            |                        |            | l      |        |                |        |          |           | PCI Bus                                                     |  |
| 0x50h      | Х                      | 0          | Х      | 0      | Х              | Х      | Х        | Х         | Enumerating PCI busses                                      |  |
| 0x51h      | Х                      | 0          | Х      | 0      | Х              | Х      | Х        | 0         | Allocating resources to PCI busses                          |  |
| 0x52h      | Х                      | 0          | Х      | 0      | Х              | Х      | 0        | Х         | Hot Plug PCI controller initialization                      |  |
| 0x53h      | Х                      | 0          | Х      | 0      | Х              | Х      | 0        | 0         | Reserved for PCI bus                                        |  |
| 0x54h      | Х                      | 0          | Х      | 0      | Х              | 0      | Х        | Х         | Reserved for PCI bus                                        |  |
| 0x55h      | Х                      | 0          | Х      | 0      | Х              | 0      | Х        | 0         | Reserved for PCI bus                                        |  |
| 0x56h      | Х                      | 0          | Х      | 0      | Х              | 0      | 0        | Х         | Reserved for PCI bus                                        |  |
| 0x57h      | Х                      | 0          | Х      | 0      | Х              | 0      | 0        | 0         | Reserved for PCI bus                                        |  |
|            |                        |            |        |        |                |        |          |           | USB                                                         |  |
| 0x58h      | Х                      | 0          | Х      | 0      | 0              | Х      | Х        | Х         | Resetting USB bus                                           |  |
| 0x59h      | Х                      | 0          | Х      | 0      | 0              | Х      | Х        | 0         | Reserved for USB devices                                    |  |
|            |                        |            | 1      |        |                |        |          | A         | TA/ATAPI/SATA                                               |  |
| 0x5Ah      | Х                      | 0          | Х      | 0      | 0              | Х      | 0        | Х         | Resetting SATA bus and all devices                          |  |
| 0x5Bh      | Х                      | 0          | Х      | 0      | 0              | Х      | 0        | 0         | Reserved for ATA                                            |  |
|            |                        |            |        |        |                |        | •        |           | SMBUS                                                       |  |
| 0x5Ch      | Х                      | 0          | Х      | 0      | 0              | 0      |          | Х         | Resetting SMBUS                                             |  |
| 0x5Dh      | Х                      | 0          | Х      | 0      | 0              | 0      | Х        | 0         | Reserved for SMBUS                                          |  |
|            |                        |            | 1      |        |                |        |          | T         | Local Console                                               |  |
| 0x70h      | Х                      | 0          | 0      | 0      | Х              | Х      | Х        |           | Resetting the video controller (VGA)                        |  |
| 0x71h      | Х                      | 0          | 0      | 0      | Х              | Х      | Х        | 0         | Disabling the video controller (VGA)                        |  |
| 0x72h      | Х                      | 0          | 0      | 0      | Х              | Х      | 0        | Х         | Enabling the video controller (VGA)                         |  |
| 0.70       | N N                    |            |        |        |                | V      | N/       |           | emote Console                                               |  |
| 0x78h      | Х                      | 0          | 0      | 0      | 0              | Х      |          | X         | Resetting the console controller                            |  |
| 0x79h      | Х                      | 0          | 0      | 0      | 0              | Х      | Х        | 0         | Disabling the console controller                            |  |
| 0x7Ah      | Х                      | 0          | 0      | 0      | 0              | Х      | 0        | Х         | Enabling the console controller                             |  |
| 0.00h      |                        | V          |        |        | V              | V      | V        |           | /board (only USB)                                           |  |
| 0x90h      | 0                      | X          | X      | 0      | X<br>X         | X<br>X | X<br>X   | X         | Resetting the keyboard                                      |  |
| 0x91h      | 0                      | X          | X      | 0      |                |        |          | 0         | Disabling the keyboard                                      |  |
| 0x92h      | 0                      | X          | X      | 0      | X              | X      | 0        | X         | Detecting the presence of the keyboard                      |  |
| 0x93h      | 0                      | X          | Х      | 0      | X              | X      | 0        | 0         | Enabling the keyboard                                       |  |
| 0x94h      | 0                      | Х          | Х      | 0      | Х              | 0      | Х        | Х         | Clearing keyboard input buffer                              |  |
| 0x95h      | 0                      | Х          | Х      | 0      | Х              | 0      | Х        | 0         | Instructing keyboard controller to run Self Test (PS2 only) |  |
| OvOgh      |                        |            |        |        |                | V      | V        |           | ouse (only USB)                                             |  |
| 0x98h      | 0                      | X          | X      | 0      | 0              | X      |          | X         | Resetting the mouse                                         |  |
| 0x99h      | 0                      | Х          | Х      | 0      | 0              | Х      | Х        | 0         | Detecting the mouse                                         |  |
| 0x9Ah      | 0                      | X          | Х      | 0      | 0              | Х      | 0        | X         | Detecting the presence of mouse                             |  |
| 0x9Bh      | 0                      | Х          | Х      | 0      | 0              | Х      | 0        | 0         | Enabling the mouse                                          |  |
| 0vD0h      |                        |            |        |        |                | V      | V        | V         | Fixed Media                                                 |  |
| 0xB0h      | 0                      | Х          | 0      | 0      | Х              | Х      | Х        | Х         | Resetting fixed media device                                |  |

| Upper Nibble         Lower Nibble         Description           MSB         A         2h         1h         8h         4h         2h         1h         0           0xB1h         0         X         0         0         X         X         0         Disabling fixed media device           0xB2h         0         X         0         0         X         X         0         Disabling/configuring a fixed media device           0xB3h         0         X         0         0         X         X         0         Enabling/configuring a fixed media device           0xB3h         0         X         0         0         X         X         0         Enabling/configuring a fixed media device           0xB3h         0         X         0         0         X         X         Detecting presence of a removable media device           0xB4h         0         X         0         0         X         X         Detecting presence of a removable media device           0xD0         0         X         0         X         X         Detecting presence of a removable media device           0xD1         0         X         0         X         X         Detecting presence of a removable me                                                                                                                                           |            | Diagnostic LED Decoder |       |               |        |       |         |        |        |                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|-------|---------------|--------|-------|---------|--------|--------|-----------------------------------------------------------|
| MSB         In         Bh         Hh         2h         LSB           LED         #7         #6         #5         #4         #2         #1         #0           0xB1h         O         X         O         O         X         X         Q         Disabling fixed media device           0xB2h         O         X         O         O         X         X         Q         Detecting presence of a fixed media device           0xB3h         O         X         O         O         X         X         O         Detecting presence of a fixed media device           0xB8h         O         X         O         O         X         X         Detecting presence of a removable media device           0xB8h         O         X         O         O         X         X         Enabling/configuring a removable media device           0xB6h         V         X         O         O         X         X         Trying to boot device selection 0           0xD0         O         X         X         X         Trying to boot device selection 1           0xD2         O         X         X         X         Trying to boot device selection 3           0xD4         O                                                                                                                                                                           |            |                        |       |               |        |       |         |        |        |                                                           |
| Mbb         Math         2h         Th         Ba         4h         2h         2h           LB         H         7         H6         H5         H4         H3         H1         H0           0xB1h         O         X         O         O         X         X         O         Disabling (configuring a fixed media device           0xB2h         O         X         O         O         X         X         O         Encomobile Media           0xB8h         O         X         O         O         X         X         O         Encomobile Media           0xB8h         O         X         O         O         X         X         O         Disabling removable media device           0xB8h         X         O         O         X         X         Detectoring presence of a removable media device           0xBCh         X         O         O         X         X         Enabling/configuring a removable media device           0xD0         O         X         X         X         Trying to boot device selection 0           0xD1         O         X         O         X         X         Trying to boot device selection 1           0xD2 <td>Checkpoint</td> <td></td> <td>Upper</td> <td><u>Nibble</u></td> <td>e</td> <td></td> <td>Lowe</td> <td>Nibble</td> <td></td> <td>Description</td>                                    | Checkpoint |                        | Upper | <u>Nibble</u> | e      |       | Lowe    | Nibble |        | Description                                               |
| LED         #7         #6         #5         #4         #3         #2         #1         #0           0x81h         O         X         O         X         X         O         Disabiling fixed media device           0x82h         O         X         O         X         X         O         Enabling/configuring a fixed media device           0x83h         O         X         O         O         X         X         O         Enabling/configuring a fixed media device           0x88h         O         X         O         O         X         X         Concord         Eventoable Media           0x88h         O         X         O         O         X         X         Disabiling removable media device           0x88h         O         X         O         O         X         X         Detecting presence of a removable media device           0x80h         O         X         O         O         X         Eacling/configuring a removable media device           0x80h         O         X         O         O         X         X         Eacling/configuring a removable media device           0x80h         O         X         X         X         Trying to boo                                                                                                                                                             |            |                        | 41    | 21            | 11     | 0     | 41      | 2      |        |                                                           |
| Description         O         X         X         X         O         Disabiling fixed media device           0xB2h         O         X         O         O         X         X         O         X         Detecting presence of a fixed media device (hard drive detection, configuring a fixed media device           0xB3h         O         X         O         O         X         X         Construction         Renovable Media           0xB8h         O         X         O         O         X         X         Resetting removable media device           0xB8h         O         X         O         O         X         X         Resetting presence of a removable media device           0xBAh         O         X         O         O         X         Detecting presence of a removable media device           0xBAh         O         X         O         O         X         X         Detecting presence of a removable media device           0xBAh         O         X         O         X         X         X         Trying to boot device selection 1           0xD2         O         X         X         X         O         Trying to boot device selection 3           0xD2         O         X         X </td <td></td> <td></td> <td></td> <td></td> <td>-</td> <td>-</td> <td></td> <td></td> <td></td> <td></td>                |            |                        |       |               | -      | -     |         |        |        |                                                           |
| OxB2h       O       X       O       X       Detecting presence of a fixed media device (hard drive detection, 0xB3h)         0XB3h       0       X       0       0       X       X       0       0       Enabling/configuring a fixed media device         0xB8h       0       X       0       0       X       Resetting removable media device         0xB8h       0       X       0       0       X       X       Resetting presence of a removable media device (CDROM detect etc.)         0xB6h       0       X       0       0       0       X       Image: technologic etc.)         0xB6h       0       X       0       0       X       X       Resetting removable media device         0xB6h       0       X       0       0       X       X       Resetting removable media device         0xD0       0       0       X       X       X       Image: tetc.)       Detecting presence of a removable media device         0xD0       0       X       0       X       X       Image: tetc.)       Detecting presence of a removable media device         0xD0       0       X       0       X       X       Trying to boot device selection 1         0xD1       0 <td></td> <td></td> <td></td> <td></td> <td>-</td> <td>-</td> <td></td> <td></td> <td></td> <td>Disabling fixed media device</td>                                                       |            |                        |       |               | -      | -     |         |        |        | Disabling fixed media device                              |
| 0xB3h       0       X       0       0       Enabling/configuring a fixed media device         0xB8h       0       X       0       0       X       X       Resetting removable media device         0xB8h       0       X       0       0       X       X       Resetting removable media device         0xB8h       0       X       0       0       X       X       0       Disabiling removable media device         0xB8h       0       X       0       0       X       0       Disabiling removable media device         0xB8h       0       X       0       0       X       X       0       Disabiling removable media device         0xB8h       0       X       0       0       X       X       0       Trying to boot device selection 1         0xB8h       0       X       0       X       X       X       Trying to boot device selection 1         0xB8h       0       X       0       X       X       X       Trying to boot device selection 1         0xB0h       0       X       X       X       0       Trying to boot device selection 3         0xD4       0       X       0       X       0                                                                                                                                                                                                                                                      |            |                        |       |               |        |       |         |        |        | -                                                         |
| Removable Media         OXB8h       O       X       O       O       X       X       X       Resetting removable media device         OXB9h       O       X       O       O       X       X       C       Resetting removable media device         OxBAh       O       X       O       O       X       X       O       Disabiling removable media device         OxBAh       O       X       O       O       X       X       O       Disabiling removable media device         OxBCh       O       X       O       O       X       Q       Destering presence of a removable media device (CDROM detect etc.)         OxBD       O       X       O       O       X       X       Trying to boot device selection 1         OxD0       O       X       O       X       X       X       Trying to boot device selection 2         OxD3       O       X       O       X       O       Trying to boot device selection 1         OxD4       O       X       O       X       O       Trying to boot device selection 4         OxD5       O       X       O       X       Trying to boot device selection 6         OxD6       O                                                                                                                                                                                                                                          |            |                        |       |               |        |       |         |        |        |                                                           |
| 0x88h       0       X       0       0       X       X       Resetting removable media device         0x89h       0       X       0       0       X       X       0       Disabling removable media device         0x8Ah       0       X       0       0       X       Q       X       Detecting presence of a removable media device (CDROM detect etc.)         0x8Ch       0       X       0       0       X       X       Enabling/configuring a removable media device         Boot Device Selection (BOS)         0xB0       0       X       0       X       X       X       Trying to boot device selection 1         0xD1       0       0       X       0       X       X       X       Trying to boot device selection 3         0xD2       0       X       0       X       0       X       Trying to boot device selection 4         0xD2       0       X       0       X       0       X       Trying to boot device selection 3         0xD4       0       0       X       0       X       0       Trying to boot device selection 4         0xD5       0       0       X       0       X       0       Trying to b                                                                                                                                                                                                                                      | 0,051      | U                      | ^     | 0             | 0      | ^     | ^       | 0      |        |                                                           |
| DXB9h       O       X       O       O       X       X       O       Disabiling removable media device         DXBAh       O       X       O       O       X       O       Disabiling removable media device         OXBCh       O       X       O       O       X       Q       X       Detecting presence of a removable media device (CDROM detect etc.)         OXBCh       O       X       O       O       O       X       X       Enabling/configuring a removable media device         Boot       Device Selection (BDS)       Device Selection (BDS)         OXD1       O       O       X       O       X       X       X       O       Trying to boot device selection 1         OXD2       O       X       O       X       X       O       Trying to boot device selection 3         OXD3       O       X       O       X       N       O       Trying to boot device selection 5         OXD4       O       X       O       X       O       X       Trying to boot device selection 5         OXD4       O       X       O       O       Trying to boot device selection 6       O       O       O       I       O       O       O                                                                                                                                                                                                                        | 0xB8h      | 0                      | Х     | 0             | 0      | 0     | Х       | Х      |        |                                                           |
| 0xBAh       0       X       0       X       0       X       Detecting presence of a removable media device (CDROM detect etc.)         0xBCh       0       X       0       0       X       Enabling/configuring a removable media device         0xBCh       0       X       0       X       Enabling/configuring a removable media device         0xBCh       0       X       0       X       X       X       Enabling/configuring a removable media device         0xD0       0       0       X       0       X       X       X       Trying to boot device selection 0         0xD1       0       X       0       X       X       X       0       Trying to boot device selection 1         0xD2       0       X       0       X       X       0       Trying to boot device selection 2         0xD3       0       X       0       X       X       Trying to boot device selection 3         0xD4       0       0       X       0       X       Trying to boot device selection 7         0xD4       0       0       X       0       X       X       Trying to boot device selection 7         0xD4       0       X       0       X       X <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td><b>.</b></td>                                                                                                         |            |                        |       |               |        |       |         |        |        | <b>.</b>                                                  |
| Oxbox         O         X         O         X         etc.)           0xBCh         O         X         O         O         X         Enabling/configuring a removable media device           0xD0         O         O         X         X         Enabling/configuring a removable media device           0xD1         O         O         X         X         X         X         Trying to boot device selection 0           0xD2         O         X         O         X         X         X         Trying to boot device selection 2           0xD2         O         X         O         X         X         X         O           0xD4         O         X         O         X         O         X         Trying to boot device selection 1           0xD4         O         X         O         X         O         X         Trying to boot device selection 5           0xD6         O         X         O         X         O         Trying to boot device selection 6           0xD7         O         X         O         X         X         Trying to boot device selection 8           0xD4         O         X         O         X         D         Trying to boo                                                                                                                                                                              |            |                        |       |               |        |       |         |        |        |                                                           |
| Boot Device Selection (BDS)           0xD0         0         X         0         X         X         X         Trying to boot device selection 0           0xD1         0         X         0         X         X         X         Trying to boot device selection 1           0xD2         0         X         0         X         X         0         Trying to boot device selection 1           0xD3         0         X         0         X         0         Trying to boot device selection 3           0xD4         0         X         0         X         0         Trying to boot device selection 4           0xD5         0         0         X         0         X         Trying to boot device selection 5           0xD6         0         X         0         X         0         Trying to boot device selection 7           0xD6         0         X         0         X         0         Trying to boot device selection 8           0xD7         0         0         X         0         X         Trying to boot device selection 8           0xD8         0         0         X         0         0         Trying to boot device selection 8           0xD6         0                                                                                                                                                                    | 0xBAh      | 0                      | Х     | 0             | 0      | 0     | Х       | 0      | Х      |                                                           |
| 0xD0         0         X         0         X         X         X         Trying to boot device selection 0           0xD1         0         0         X         0         X         X         X         0         Trying to boot device selection 1           0xD2         0         0         X         0         X         Trying to boot device selection 2           0xD3         0         0         X         0         X         Trying to boot device selection 3           0xD4         0         X         0         X         0         X         Trying to boot device selection 3           0xD5         0         0         X         0         X         Trying to boot device selection 5           0xD6         0         X         0         X         0         Trying to boot device selection 7           0xD6         0         X         0         X         X         Trying to boot device selection 7           0xD8         0         0         X         0         X         X         Trying to boot device selection 7           0xD8         0         X         0         0         X         Trying to boot device selection 7           0xD7         0 <t< td=""><td>0xBCh</td><td>0</td><td>Х</td><td>0</td><td>0</td><td>0</td><td>0</td><td>Х</td><td>Х</td><td>Enabling/configuring a removable media device</td></t<>        | 0xBCh      | 0                      | Х     | 0             | 0      | 0     | 0       | Х      | Х      | Enabling/configuring a removable media device             |
| OxD1         O         X         X         X         X         Q         Trying to boot device selection 1           0xD2         O         O         X         O         X         Trying to boot device selection 2           0xD3         O         O         X         O         X         X         O         Trying to boot device selection 3           0xD4         O         O         X         O         X         X         Trying to boot device selection 4           0xD5         O         X         O         X         O         X         Trying to boot device selection 5           0xD6         O         X         O         X         O         X         Trying to boot device selection 6           0xD7         O         X         O         X         Trying to boot device selection 7           0xD8         O         O         X         O         X         Trying to boot device selection 9           0xD4         O         O         X         X         Trying to boot device selection 8           0xD6         O         X         O         X         X         Trying to boot device selection 1           0xD6         O         X         O <t< td=""><td>_</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<>                                                                 | _          |                        |       |               |        |       |         |        |        |                                                           |
| OxD2         O         X         O         X         X         O         X         Trying to boot device selection 2           0xD3         O         O         X         O         X         X         O         Trying to boot device selection 3           0xD4         O         O         X         O         X         X         Trying to boot device selection 4           0xD5         O         X         O         X         O         X         Trying to boot device selection 5           0xD6         O         X         O         X         O         X         Trying to boot device selection 6           0xD7         O         O         X         O         X         Trying to boot device selection 7           0xD8         O         O         X         O         X         X         Trying to boot device selection 8           0xD7         O         X         O         X         X         Trying to boot device selection 9           0xD8         O         X         O         X         X         Trying to boot device selection A           0xDA         O         X         O         O         X         Trying to boot device selection C           0                                                                                                                                                                     |            |                        |       |               |        |       |         |        |        |                                                           |
| 0xD3       0       X       0       X       X       0       0       Trying to boot device selection 3         0xD4       0       X       0       X       0       X       Trying to boot device selection 4         0xD5       0       X       0       X       0       X       Trying to boot device selection 5         0xD6       0       X       0       X       0       X       Trying to boot device selection 6         0xD7       0       0       X       0       X       Trying to boot device selection 7         0xD8       0       0       X       0       X       X       Trying to boot device selection 8         0xD9       0       X       0       0       X       X       Trying to boot device selection 9         0xDA       0       X       0       0       X       0       Trying to boot device selection 14         0xD2       0       0       X       0       0       Trying to boot device selection 15         0xD4       0       0       X       0       0       Trying to boot device selection 16         0xD2       0       0       X       0       0       0       X       Trying                                                                                                                                                                                                                                                      |            | 0                      |       |               |        |       |         |        |        | , ,                                                       |
| 0xD4       0       X       0       X       X       Trying to boot device selection 4         0xD5       0       0       X       0       X       0       X       0       Trying to boot device selection 5         0xD6       0       0       X       0       X       0       X       Trying to boot device selection 5         0xD7       0       0       X       0       X       Trying to boot device selection 7         0xD8       0       0       X       0       X       Trying to boot device selection 7         0xD8       0       X       0       X       X       Trying to boot device selection 8         0xD9       0       X       0       X       X       Trying to boot device selection 9         0xDA       0       X       0       X       0       Trying to boot device selection A         0xDB       0       X       0       0       X       Trying to boot device selection C         0xDD       0       X       0       0       X       Trying to boot device selection F         0xDE       0       0       X       X       X       Started dispatching early initialization modules (PEIM)         0xE1h                                                                                                                                                                                                                                  | 0xD2       | 0                      |       |               |        |       | Х       |        | Х      | Trying to boot device selection 2                         |
| 0xD5       0       X       0       X       0       X       0       Trying to boot device selection 5         0xD6       0       0       X       0       X       0       X       Trying to boot device selection 6         0xD7       0       0       X       0       X       0       0       Trying to boot device selection 7         0xD8       0       0       X       0       0       X       Trying to boot device selection 7         0xD8       0       0       X       0       0       X       Trying to boot device selection 7         0xD8       0       0       X       0       X       X       Trying to boot device selection 8         0xD4       0       0       X       0       X       0       Trying to boot device selection A         0xD5       0       X       0       0       X       Trying to boot device selection C         0xD6       0       X       0       0       X       Trying to boot device selection P         0xD6       0       X       0       0       X       Trying to boot device selection F         0xD7       0       0       X       X       X       Started di                                                                                                                                                                                                                                                     | 0xD3       | 0                      | 0     | Х             | 0      | Х     | Х       | 0      | 0      | Trying to boot device selection 3                         |
| 0xD6       0       0       X       0       0       X       Trying to boot device selection 6         0xD7       0       0       X       0       0       X       Trying to boot device selection 7         0xD8       0       0       X       0       0       X       X       Trying to boot device selection 7         0xD8       0       0       X       0       0       X       X       Trying to boot device selection 7         0xD8       0       0       X       0       0       X       X       Trying to boot device selection 8         0xD4       0       0       X       0       0       X       0       Trying to boot device selection 9         0xD4       0       0       X       0       0       X       Trying to boot device selection A         0xD5       0       X       0       0       X       Trying to boot device selection C         0xD6       0       X       0       0       X       Trying to boot device selection F         0xD6       0       0       X       X       X       X       Started dispatching early initialization modules (PEIM)         0xE0       0       X       X <td>0xD4</td> <td>0</td> <td>0</td> <td>Х</td> <td>0</td> <td>Х</td> <td>0</td> <td>Х</td> <td>Х</td> <td>Trying to boot device selection 4</td>                                                                                               | 0xD4       | 0                      | 0     | Х             | 0      | Х     | 0       | Х      | Х      | Trying to boot device selection 4                         |
| 0xD7       0       0       X       0       X       0       0       Trying to boot device selection 7         0xD8       0       0       X       0       0       X       X       Trying to boot device selection 8         0xD9       0       0       X       0       0       X       X       0       Trying to boot device selection 9         0xDA       0       0       X       0       0       X       0       Trying to boot device selection 9         0xDA       0       0       X       0       0       X       0       0       Trying to boot device selection A         0xDB       0       0       X       0       0       Trying to boot device selection B       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                       | 0xD5       | 0                      | 0     | Х             | 0      | Х     | 0       | Х      | 0      | Trying to boot device selection 5                         |
| 0xD8       0       0       X       X       X       Trying to boot device selection 8         0xD9       0       0       X       0       0       X       0       Trying to boot device selection 9         0xDA       0       0       X       0       0       X       0       Trying to boot device selection 9         0xDA       0       0       X       0       0       X       0       Trying to boot device selection A         0xDB       0       X       0       0       X       0       0       Trying to boot device selection B         0xDC       0       X       0       0       X       Trying to boot device selection D         0xDD       0       X       0       0       X       Trying to boot device selection F         0xDF       0       0       X       X       X       X       Started dispatching early initialization modules (PEIM)         0xE0h       0       0       X       X       X       X       Started dispatching early initialization module use (PEIM)         0xE1h       0       0       X       X       X       Q       Reserved for initialization module use (PEIM)         0xE3h       0 <td< td=""><td>0xD6</td><td>0</td><td>0</td><td>Х</td><td>0</td><td>Х</td><td>0</td><td>0</td><td>Х</td><td>Trying to boot device selection 6</td></td<>                                                                       | 0xD6       | 0                      | 0     | Х             | 0      | Х     | 0       | 0      | Х      | Trying to boot device selection 6                         |
| 0xD9       0       0       X       0       0       X       X       0       Trying to boot device selection 9         0xDA       0       0       X       0       0       X       0       0       X       0       0       X       0       0       X       0       0       X       0       0       X       0       0       X       0       0       X       0       0       Trying to boot device selection A         0xDB       0       0       X       0       0       X       Trying to boot device selection C       0       0       0       X       0       0       X       Trying to boot device selection D       0       0       0       X       0       0       X       Trying to boot device selection E       0       0       0       X       0       0       0       0       X       Trying to boot device selection F       0       0       X       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                      | 0xD7       | 0                      | 0     | Х             | 0      | Х     | 0       | 0      | 0      | Trying to boot device selection 7                         |
| OxDAOXOOXOXTrying to boot device selection A0xDBOOXOOXOTrying to boot device selection B0xDCOOXOOXTrying to boot device selection C0xDDOOXOOXTrying to boot device selection D0xDEOOXOOXTrying to boot device selection E0xDFOOXOOOX0xE0hOOXXXStarted dispatching early initialization modules (PEIM)0xE1hOOXXXOReserved for initialization module use (PEIM)0xE3hOOXXOOReserved for initialization module use (PEIM)0xE4hOOXXOOReserved for initialization module use (DEIM)0xE5hOOXXOXD0xE6hOOXXOX0xE6hOOXXO0xE6hOOXXO0xE6hOOXXO0xE6hOOXXO0xE6hOOXXO0xE6hOOXXO0xE6hOOXXO0xE6hOOXXO <td>0xD8</td> <td>0</td> <td>0</td> <td>Х</td> <td>0</td> <td>0</td> <td>Х</td> <td>Х</td> <td>Х</td> <td>Trying to boot device selection 8</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0xD8       | 0                      | 0     | Х             | 0      | 0     | Х       | Х      | Х      | Trying to boot device selection 8                         |
| 0xDB       0       0       X       0       0       X       0       0       Trying to boot device selection B         0xDC       0       0       X       0       0       X       Trying to boot device selection C         0xDD       0       0       X       0       0       X       Trying to boot device selection D         0xDE       0       0       X       0       0       0       X       Trying to boot device selection E         0xDF       0       0       X       0       0       0       Trying to boot device selection F         Pre-EFI Initialization (PEI) Core         0xE0h       0       0       X       X       X       Started dispatching early initialization modules (PEIM)         0xE1h       0       0       X       X       X       X       Started dispatching early initialization module use (PEIM)         0xE2h       0       0       X       X       X       D       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       0       Reserved for initialization module use (PEIM)         0xE4h       0       0       X       X       0       X       Entered EF                                                                                                                                                                                                                    | 0xD9       | 0                      | 0     | Х             | 0      | 0     | Х       | Х      | 0      | Trying to boot device selection 9                         |
| 0xDC       0       X       0       0       X       X       Trying to boot device selection C         0xDD       0       0       X       0       0       X       0       Trying to boot device selection D         0xDE       0       0       X       0       0       0       X       0         0xDF       0       0       X       0       0       0       Trying to boot device selection E         0xDF       0       0       X       0       0       0       Trying to boot device selection F         0xE0h       0       0       X       X       X       X       Started dispatching early initialization modules (PEIM)         0xE1h       0       0       X       X       X       X       Reserved for initialization module use (PEIM)         0xE2h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       0       Reserved for initialization module use (PEIM)         0xE4h       0       0                                                                                                                                                                                                                                          | 0xDA       | 0                      | 0     | Х             | 0      | 0     | Х       | 0      | Х      | Trying to boot device selection A                         |
| 0xDD       0       0       X       0       0       X       0       Trying to boot device selection D         0xDE       0       0       X       0       0       0       X       Trying to boot device selection E         0xDF       0       0       X       0       0       0       0       Trying to boot device selection E         0xDF       0       0       X       0       0       0       Trying to boot device selection F         Pre-EFI Initialization (PEI) Core         0xE0h       0       0       X       X       X       Started dispatching early initialization modules (PEIM)         0xE1h       0       0       X       X       X       N       Reserved for initialization module use (PEIM)         0xE2h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       0       Reserved for initialization module use (PEIM)         0xE4h       0       0       X       X       0       Reserved for initialization module use (DXE)                                                                                                                                                                                                  | 0xDB       | 0                      | 0     | Х             | 0      | 0     | Х       | 0      | 0      | Trying to boot device selection B                         |
| OxDE       O       X       O       O       O       X       Trying to boot device selection E         OxDF       O       O       X       O       O       O       O       X       Trying to boot device selection E         Pre-EFI Initialization (PEI) Core         OxE0h       O       O       X       X       X       X       Started dispatching early initialization modules (PEIM)         OxE1h       O       O       X       X       X       X       O       Reserved for initialization module use (PEIM)         OxE2h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         OxE3h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         Driver eXecution Environment (DXE) Core (not accompanied by a beep code)         OxE3h       O       O       X       X       O       X       Entered EFI driver execution phase (DXE)         OxE4h       O       O       X       X       O       X       X       O       Started dispatching drivers         OxE6h       O       O       X       X       O       X       X       O                                                                                                                                                                                                                   | 0xDC       | 0                      | 0     | Х             | 0      | 0     | 0       | Х      | Х      | Trying to boot device selection C                         |
| OxDF       O       X       O       O       O       O       Trying to boot device selection F         Pre-EFI Initialization (PEI) Core         OxE0h       O       O       X       X       X       X       Started dispatching early initialization modules (PEIM)         OxE1h       O       O       X       X       X       X       O       Reserved for initialization module use (PEIM)         OxE2h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         OxE3h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         OxE3h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         OxE3h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         Diver eXecution Environment (DXE) Core (not accompanied by a beep code)       Diver eXecution Environment (DXE) Core (not accompanied by a beep code)         OxE4h       O       O       X       X       O       X       X       Entered EFI driver execution phase (DXE)         OxE5h       O       O       X       X       O </td <td>0xDD</td> <td>0</td> <td>0</td> <td>Х</td> <td>0</td> <td>0</td> <td>0</td> <td>Х</td> <td>0</td> <td>Trying to boot device selection D</td> | 0xDD       | 0                      | 0     | Х             | 0      | 0     | 0       | Х      | 0      | Trying to boot device selection D                         |
| Pre-EFI Initialization (PEI) Core         OxE0h       O       O       X       X       X       X       Started dispatching early initialization modules (PEIM)         OxE1h       O       O       X       X       X       X       O       Reserved for initialization module use (PEIM)         OxE2h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         OxE3h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         OxE3h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         OxE3h       O       O       X       X       X       O       Reserved for initialization module use (PEIM)         Driver eXecution Environment (DXE) Core (not accompanied by a beep code)       Driver eXecution Environment (DXE) Core (not accompanied by a beep code)         OxE4h       O       O       X       X       O       X       Entered EFI driver execution phase (DXE)         OxE5h       O       O       X       X       O       X       Started connecting drivers         DXE Drivers       DXE Drivers       DXE Drivers                                                                                                                                                                 | 0xDE       | 0                      | 0     | Х             | 0      | 0     | 0       | 0      | Х      | Trying to boot device selection E                         |
| 0xE0h       0       0       X       X       X       X       X       Started dispatching early initialization modules (PEIM)         0xE1h       0       0       X       X       X       Q       Reserved for initialization module use (PEIM)         0xE2h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       0       Reserved for initialization module use (PEIM)         0xE4h       0       0       X       X       0       Reserved EFI driver execution phase (DXE)         0xE5h       0       0       X       X       0       X       Entered EFI driver secution phase (DXE)         0xE6h       0       0       X       X       0       X       Started connecting drivers         0XE0       0                                                                                                                                                                                               | 0xDF       | 0                      | 0     | Х             | 0      | 0     | 0       | 0      | 0      | Trying to boot device selection F                         |
| 0xE0h       0       0       X       X       X       X       X       Started dispatching early initialization modules (PEIM)         0xE1h       0       0       X       X       X       Q       Reserved for initialization module use (PEIM)         0xE2h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       X       0       Reserved for initialization module use (PEIM)         0xE3h       0       0       X       X       0       Reserved for initialization module use (PEIM)         0xE4h       0       0       X       X       0       Reserved EFI driver execution phase (DXE)         0xE5h       0       0       X       X       0       X       Entered EFI driver secution phase (DXE)         0xE6h       0       0       X       X       0       X       Started connecting drivers         0XE0       0                                                                                                                                                                                               |            |                        |       | l             |        | l     |         | P      | re-EFI | Initialization (PEI) Core                                 |
| 0xE2h       0       0       X       X       X       0       X       Initial memory found, configured, and installed correctly         0xE3h       0       0       X       X       X       0       0       Reserved for initialization module use (PEIM)         Driver eXecution Environment (DXE) Core (not accompanied by a beep code)         0xE4h       0       0       X       X       0       X       Entered EFI driver execution phase (DXE)         0xE5h       0       0       X       X       0       X       Started dispatching drivers         0xE6h       0       0       X       X       0       X       Started connecting drivers         DXE Drivers       DXE Drivers       DXE Drivers       DXE Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0xE0h      | 0                      | 0     | 0             | Х      | Х     | Х       |        |        |                                                           |
| OxE3h       O       O       X       X       X       O       O       Reserved for initialization module use (PEIM)         Driver eXecution Environment (DXE) Core (not accompanied by a beep code)         0xE4h       O       O       X       X       O       X       Entered EFI driver execution phase (DXE)         0xE5h       O       O       X       X       O       X       O       Started dispatching drivers         0xE6h       O       O       X       X       O       X       Started connecting drivers         DXE Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0xE1h      | 0                      | 0     | 0             | Х      | Х     | Х       | Х      | 0      | Reserved for initialization module use (PEIM)             |
| Driver eXecution Environment (DXE) Core (not accompanied by a beep code)         0xE4h       O       O       X       X       O       X       Entered EFI driver execution phase (DXE)         0xE5h       O       O       X       X       O       X       O       Started dispatching drivers         0xE6h       O       O       X       X       O       X       Started connecting drivers         DXE6h       D       O       X       X       O       X       Started connecting drivers         DXE Drivers       DXE Drivers       DXE Drivers       DXE Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0xE2h      | 0                      | 0     | 0             | Х      | Х     | Х       | 0      | Х      | Initial memory found, configured, and installed correctly |
| OxE4h         O         O         X         X         O         X         Entered EFI driver execution phase (DXE)           0xE5h         O         O         O         X         X         O         X         O         Started dispatching drivers           0xE6h         O         O         X         X         O         X         Started connecting drivers           0xE6h         O         O         X         X         O         O         X         Started connecting drivers           DXE Drivers         DXE Drivers         DXE Drivers         DXE Drivers         DXE Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0xE3h      | 0                      | 0     | 0             | Х      | Х     | Х       | 0      | 0      | Reserved for initialization module use (PEIM)             |
| OxE4h         O         O         X         X         O         X         Entered EFI driver execution phase (DXE)           0xE5h         O         O         O         X         X         O         X         O         Started dispatching drivers           0xE6h         O         O         X         X         O         X         Started connecting drivers           0xE6h         O         O         X         X         O         O         X         Started connecting drivers           DXE Drivers         DXE Drivers         DXE Drivers         DXE Drivers         DXE Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |                        |       |               | Driver | eXecu | ution E | nviron | nent ( | DXE) Core (not accompanied by a beep code)                |
| OxE6h     O     O     X     X     O     O     X     Started connecting drivers       DXE Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0xE4h      | 0                      | 0     | 0             |        |       | -       |        |        |                                                           |
| DXE Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0xE5h      | 0                      | 0     | 0             | Х      | Х     | 0       | Х      | 0      | Started dispatching drivers                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0xE6h      | 0                      | 0     | 0             | Х      | Х     | 0       | 0      | Х      | Started connecting drivers                                |
| 0xE7h O O O X O O X O Waiting for user input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                        | ·     |               | •      |       | •       |        |        |                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0xE7h      | 0                      | 0     | 0             | Х      | 0     | 0       | Х      | 0      | Waiting for user input                                    |
| 0xE8h O O O X O X X Checking password                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0xE8h      | 0                      | 0     | 0             | Х      | 0     | Х       | Х      | Х      | Checking password                                         |
| 0xE9h O O O X O X X O Entering BIOS setup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0xE9h      | 0                      | 0     | 0             | Х      | 0     | Х       | Х      | 0      | Entering BIOS setup                                       |
| 0xEAh O O O X O X O X Flash Update                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0xEAh      | 0                      | 0     | 0             | Х      | 0     | Х       | 0      | Х      | Flash Update                                              |
| OxEEh     O     O     X     O     O     X     Calling Int 19. One beep unless silent boot is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0xEEh      | 0                      | 0     | 0             | Х      | 0     | 0       | 0      | Х      | Calling Int 19. One beep unless silent boot is enabled.   |
| 0xEFh O O O X O O O Unrecoverable boot failure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0xEFh      | 0                      | 0     | 0             | Х      | 0     | 0       | 0      | 0      | Unrecoverable boot failure                                |

|            |     |       | Diagr  | nostic | LED De  | ecoder |                     |           |                                                                                   |  |
|------------|-----|-------|--------|--------|---------|--------|---------------------|-----------|-----------------------------------------------------------------------------------|--|
|            |     |       |        | 0 = Or | n, X=01 | ff     |                     |           |                                                                                   |  |
| Checkpoint |     | Upper | Nibble | ē      |         | Lower  | <sup>-</sup> Nibble | <u>e</u>  | Description                                                                       |  |
|            | MSB |       |        |        |         |        |                     | LSB       | Description                                                                       |  |
|            | 8h  | 4h    | 2h     | 1h     | 8h      | 4h     | 2h                  | 1h        |                                                                                   |  |
| LED        | #7  | #6    | #5     | #4     | #3      | #2     | #1                  | #0        |                                                                                   |  |
|            |     |       |        |        |         | R      | untime              | e Phase   | e/EFI Operating System Boot                                                       |  |
| 0xF2h      | 0   | 0     | 0      | 0      | Х       | Х      | 0                   | Х         | Signal that the OS has switched to virtual memory mode                            |  |
| 0xF4h      | 0   | 0     | 0      | 0      | Х       | 0      | Х                   | Х         | Entering Sleep state                                                              |  |
| 0xF5h      | 0   | 0     | 0      | 0      | Х       | 0      | Х                   | 0         | Exiting Sleep state                                                               |  |
| 0xF8h      | 0   | 0     | 0      | 0      | 0       | х      | х                   | х         | OS has requested EFI to close boot services (ExitBootServices () Has been called) |  |
| 0xF9h      | 0   | 0     | 0      | 0      | 0       | х      | х                   | 0         | OS has switched to virtual address mode (SetVirtualAddressMap () Has been called) |  |
| 0xFAh      | 0   | 0     | 0      | 0      | 0       | х      | 0                   | х         | OS has requested the system to reset (ResetSystem ( ) has been called)            |  |
|            |     |       |        |        |         | Pre    | e-EFI Ir            | nitializa | ation Module (PEIM)/Recovery                                                      |  |
| 0x30h      | Х   | Х     | 0      | 0      | Х       | Х      | Х                   | Х         | Crisis recovery has been initiated because of a user request                      |  |
| 0x31h      | Х   | Х     | 0      | 0      | Х       | Х      | Х                   | 0         | Crisis recovery has been initiated by software (corrupt flash)                    |  |
| 0x34h      | Х   | Х     | 0      | 0      | Х       | 0      | Х                   | Х         | Loading crisis recovery capsule                                                   |  |
| 0x35h      | Х   | Х     | 0      | 0      | Х       | 0      | Х                   | 0         | Handing off control to the crisis recovery capsule                                |  |
| 0x3Fh      | Х   | Х     | 0      | 0      | 0       | 0      | 0                   | 0         | Unable to complete crisis recovery capsule                                        |  |

### Appendix E: POST Code Errors

Whenever possible, the BIOS outputs the current boot progress codes on the video screen. Progress codes are 32-bit quantities plus optional data. The 32-bit numbers include class, subclass, and operation information. The class and subclass fields point to the type of hardware that is being initialized. The operation field represents the specific initialization activity. Based on the data bit availability to display progress codes, a progress code can be customized to fit the data width. The higher the data bit, the higher the granularity of information that can be sent on the progress port. The progress codes may be reported by the system BIOS or option ROMs.

The Response section in the following table is divided into three types:

- **No Pause:** The message is displayed on the screen during POST or on the Error Manager screen. The system continues booting with a degraded state. The user may want to replace the erroneous unit. The setup POST error Pause setting does not have any effect with this error.
- **Pause:** The message is displayed on the Error Manager screen, and an error is logged to the SEL. The setup POST error Pause setting determines whether the system pauses to the Error Manager for this type of error, where the user can take immediate corrective action or choose to continue booting.
- Halt: The message is displayed on the Error Manager screen, an error is logged to the SEL, and the system cannot boot unless the error is resolved. The user needs to replace the faulty part and restart the system. The setup POST error Pause setting does not have any effect with this error.

| Error Code | Error Message                                                                                           | Response |
|------------|---------------------------------------------------------------------------------------------------------|----------|
| 0012       | CMOS date/time not set                                                                                  | Pause    |
| 0048       | Password check failed                                                                                   | Halt     |
| 0108       | Keyboard component encountered a locked error.                                                          | No Pause |
| 0109       | Keyboard component encountered a stuck key error.                                                       | No Pause |
| 0113       | Fixed Media The SAS RAID firmware cannot run properly. The user should attempt to reflash the firmware. | Pause    |
| 0140       | PCI component encountered a PERR error.                                                                 | Pause    |
| 0141       | PCI resource conflict                                                                                   | Pause    |
| 0146       | PCI out of resources error                                                                              | Pause    |
| 0192       | L3 cache size mismatch                                                                                  | Halt     |
| 0194       | CPUID, processor family are different                                                                   | Halt     |
| 0195       | Front side bus mismatch                                                                                 | Pause    |
| 0196       | Processor Model mismatch                                                                                | Pause    |
| 0197       | Processor speeds mismatched                                                                             | Pause    |
| 0198       | Processor family is unsupported.                                                                        | Pause    |
| 019F       | Processor and chipset stepping configuration is unsupported.                                            | Pause    |
| 5220       | CMOS/NVRAM Configuration Cleared                                                                        | Pause    |
| 5221       | Passwords cleared by jumper                                                                             | Pause    |
| 5224       | Password clear Jumper is Set.                                                                           | Pause    |
| 8110       | Processor 01 internal error (IERR) on last boot                                                         | Pause    |
| 8111       | Processor 02 internal error (IERR) on last boot                                                         | Pause    |
| 8120       | Processor 01 thermal trip error on last boot                                                            | Pause    |
| 8121       | Processor 02 thermal trip error on last boot                                                            | Pause    |
| 8130       | Processor 01 disabled                                                                                   | Pause    |

### Table 61. POST Error Messages and Handling

| Error Code | Error Message                                                                                    | Response |
|------------|--------------------------------------------------------------------------------------------------|----------|
| 8131       | Processor 02 disabled                                                                            | Pause    |
| 8140       | Processor 01 Failed FRB-3 Timer.                                                                 | No Pause |
| 8141       | Processor 02 Failed FRB-3 Timer.                                                                 | No Pause |
| 8160       | Processor 01 unable to apply BIOS update                                                         | Pause    |
| 8161       | Processor 02 unable to apply BIOS update                                                         | Pause    |
| 8170       | Processor 01 failed Self Test (BIST).                                                            | Pause    |
| 8171       | Processor 02 failed Self Test (BIST).                                                            | Pause    |
| 8180       | Processor 01 BIOS does not support the current stepping for processor                            | No Pause |
| 8181       | Processor 02 BIOS does not support the current stepping for processor                            | No Pause |
| 8190       | Watchdog timer failed on last boot                                                               | Pause    |
| 8198       | Operating system boot watchdog timer expired on last boot                                        | Pause    |
| 8300       | Integrated Baseboard Management Controller failed self-test                                      | Pause    |
| 84F2       | Integrated Baseboard Management Controller failed to respond                                     | Pause    |
| 84F3       | Integrated Baseboard Management Controller in update mode                                        | Pause    |
| 84F4       | Sensor data record empty                                                                         | Pause    |
| 84FF       | System event log full                                                                            | No Pause |
| 8500       | Memory component could not be configured in the selected RAS mode.                               | Pause    |
| 8520       | DIMM_A1 failed Self Test (BIST).                                                                 | Pause    |
| 8521       | DIMM_AT failed Cell Test (BIST).                                                                 | Pause    |
| 8522       | DIMM_A2 failed Self Test (BIST).                                                                 | Pause    |
| 8523       | DIMM_A4 failed Self Test (BIST).                                                                 | Pause    |
| 8524       | DIMM_B1 failed Self Test (BIST).                                                                 | Pause    |
| 8525       | DIMM_B2 failed Self Test (BIST).                                                                 | Pause    |
| 8526       | DIMM_B3 failed Self Test (BIST).                                                                 | Pause    |
| 8527       | DIMM_B4 failed Self Test (BIST).                                                                 | Pause    |
| 8528       | DIMM_D4 failed Self Test (BIST).                                                                 | Pause    |
| 8529       | DIMM_C2 failed Self Test (BIST).                                                                 | Pause    |
| 852A       | DIMM_C3 failed Self Test (BIST).                                                                 | Pause    |
| 852B       | DIMM_C4 failed Self Test (BIST).                                                                 | Pause    |
| 852C       | DIMM_D1 failed Self Test (BIST).                                                                 | Pause    |
| 852D       | DIMM_D2 failed Self Test (BIST).                                                                 | Pause    |
| 852E       | DIMM_D2 failed Self Test (BIST).                                                                 | Pause    |
| 852F       | DIMM_D4 failed Self Test (BIST).                                                                 | Pause    |
| 8540       | DIMM_A1 Disabled.                                                                                | Pause    |
| 8541       | DIMM_A2 Disabled.                                                                                | Pause    |
| 8542       | DIMM_A3 Disabled.                                                                                | Pause    |
| 8543       | DIMM_A4 Disabled.                                                                                | Pause    |
| 8544       | DIMM_AT Disabled.                                                                                | Pause    |
| 8545       | DIMM_B2 Disabled.                                                                                | Pause    |
| 8546       | DIMM_B2 Disabled.                                                                                | Pause    |
| 8547       | DIMM_B4 Disabled.                                                                                | Pause    |
| 8548       | DIMM_D4 Disabled.                                                                                | Pause    |
| 8549       | DIMM_C1 Disabled.                                                                                | Pause    |
| 854A       | DIMM_C2 Disabled.                                                                                | Pause    |
| 854B       | DIMM_C3 Disabled.                                                                                | Pause    |
| 854C       | DIMM_04 Disabled.                                                                                | Pause    |
| 854D       | DIMM_DT Disabled.                                                                                | Pause    |
| 854E       | DIMM_D2 Disabled.                                                                                | Pause    |
| 854E       | DIMM_D3 Disabled.                                                                                | Pause    |
| 8560       | DIMM_D4 Disabled.<br>DIMM_A1 Component encountered a Serial Presence Detection (SPD) fail error. | Pause    |
| 8561       | DIMM_AT Component encountered a Serial Presence Detection (SPD) fail error.                      | Pause    |
| 8562       | DIMM_A2 Component encountered a Serial Presence Detection (SPD) fail error.                      | Pause    |
| 8563       | DIMM_AS Component encountered a Serial Presence Detection (SPD) fail error.                      | Pause    |
| 8564       | DIMM_A4 Component encountered a Serial Presence Detection (SPD) fail error.                      | Pause    |
| 8565       |                                                                                                  |          |
|            | DIMM_B2 Component encountered a Serial Presence Detection (SPD) fail error.                      | Pause    |
| 8566       | DIMM_B3 Component encountered a Serial Presence Detection (SPD) fail error.                      | Pause    |

| Error Code | Error Message                                                                    | Response                  |
|------------|----------------------------------------------------------------------------------|---------------------------|
| 8567       | DIMM_B4 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 8568       | DIMM_C1 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 8569       | DIMM_C2 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 856A       | DIMM_C3 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 856B       | DIMM_C4 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 856C       | DIMM_D1 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 856D       | DIMM_D2 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 856E       | DIMM_D3 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 856F       | DIMM_D4 Component encountered a Serial Presence Detection (SPD) fail error.      | Pause                     |
| 8580       | DIMM_A1 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8581       | DIMM_A2 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8582       | DIMM_A3 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8583       | DIMM_A4 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8584       | DIMM_B1 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8585       | DIMM_B2 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8586       | DIMM_B3 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8587       | DIMM_B4 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8588       | DIMM_C1 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 8589       | DIMM_C2 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 858A       | DIMM_C3 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 858B       | DIMM_C4 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 858C       | DIMM_D1 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 858D       | DIMM_D2 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 858E       | DIMM_D3 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 858F       | DIMM_D4 Correctable ECC error encountered.                                       | Pause after 10 Occurrence |
| 85A0       | DIMM_A1 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A1       | DIMM_A2 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A2       | DIMM_A3 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A3       | DIMM_A4 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A4       | DIMM_B1 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A5       | DIMM_B2 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A6       | DIMM_B3 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A7       | DIMM_B4 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A8       | DIMM_C1 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85A9       | DIMM_C2 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85AA       | DIMM_C3 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85AB       | DIMM_C4 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85AC       | DIMM_D1 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85AD       | DIMM_D2 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85AE       | DIMM_D3 Uncorrectable ECC error encountered.                                     | Pause                     |
| 85AF       | DIMM_D3 Uncorrectable ECC error encountered.                                     | Pause                     |
| 8601       | Override jumper is set to force boot from lower alternate BIOS bank of flash ROM | No Pause                  |
| 8602       | WatchDog timer expired (secondary BIOS may be bad!)                              | No Pause                  |
| 8603       | Secondary BIOS checksum fail                                                     | No Pause                  |
| 8604       | Chipset Reclaim of non critical variables complete.                              | No Pause                  |
| 9000       | Unspecified processor component has encountered a non specific error.            | Pause                     |
| 9223       | Keyboard component was not detected.                                             | No Pause                  |
| 9226       | Keyboard component encountered a controller error.                               | No Pause                  |
| 9243       | Mouse component was not detected.                                                | No Pause                  |
| 9246       | Mouse component encountered a controller error.                                  | No Pause                  |
| 9266       | Local Console component encountered a controller error.                          | No Pause                  |
| 9268       | Local Console component encountered a controller error.                          | No Pause                  |
| 9269       | Local Console component encountered a resource conflict error.                   | No Pause                  |
| 9286       | Remote Console component encountered a resource connict error.                   | No Pause                  |
| 9286       | Remote Console component encountered a controller error.                         | No Pause                  |
| 9287       | Remote Console component encountered an input error.                             | No Pause                  |

| Error Code | Error Message                                                                       | Response |
|------------|-------------------------------------------------------------------------------------|----------|
| 92A3       | Serial port component was not detected                                              | Pause    |
| 92A9       | Serial port component encountered a resource conflict error                         | Pause    |
| 92C6       | Serial Port controller error                                                        | No Pause |
| 92C7       | Serial Port component encountered an input error.                                   | No Pause |
| 92C8       | Serial Port component encountered an output error.                                  | No Pause |
| 94C6       | LPC component encountered a controller error.                                       | No Pause |
| 94C9       | LPC component encountered a resource conflict error.                                | Pause    |
| 9506       | ATA/ATPI component encountered a controller error.                                  | No Pause |
| 95A6       | PCI component encountered a controller error.                                       | No Pause |
| 95A7       | PCI component encountered a read error.                                             | No Pause |
| 95A8       | PCI component encountered a write error.                                            | No Pause |
| 9609       | Unspecified software component encountered a start error.                           | No Pause |
| 9641       | PEI Core component encountered a load error.                                        | No Pause |
| 9667       | PEI module component encountered an illegal software state error.                   | Halt     |
| 9687       | DXE core component encountered an illegal software state error.                     | Halt     |
| 96A7       | DXE boot services driver component encountered an illegal software state error.     | Halt     |
| 96AB       | DXE boot services driver component encountered invalid configuration.               | No Pause |
| 96E7       | SMM driver component encountered an illegal software state error.                   | Halt     |
| 0xA022     | Processor component encountered a mismatch error.                                   | Pause    |
| 0xA027     | Processor component encountered a low voltage error.                                | No Pause |
| 0xA028     | Processor component encountered a high voltage error.                               | No Pause |
| 0xA421     | PCI component encountered a SERR error.                                             | Halt     |
| 0xA500     | ATA/ATPI ATA bus SMART not supported.                                               | No Pause |
| 0xA501     | ATA/ATPI ATA SMART is disabled.                                                     | No Pause |
| 0xA5A0     | PCI Express* component encountered a PERR error.                                    | No Pause |
| 0xA5A1     | PCI Express* component encountered a SERR error.                                    | Halt     |
| 0xA5A4     | PCI Express* IBIST error.                                                           | Pause    |
| 0xA6A0     | DXE boot services driver Not enough memory available to shadow a legacy option ROM. | No Pause |

### POST Error Beep Codes

The following table lists the POST error beep codes. Prior to system video initialization, the BIOS uses these beep codes to inform users on error conditions. The beep code is followed by a user-visible code on the POST Progress LEDs. For complete details, refer to the *Intel*<sup>®</sup> *S5500/S5520 Server Board Family BIOS External Product Specification*.

#### Table 62. POST Error Beep Codes

| Beeps | Error Message | POST Progress Code        | Description                                                             |
|-------|---------------|---------------------------|-------------------------------------------------------------------------|
| 3     | Memory error  | 0xE8, 0xEB, 0xED,<br>0xEE | System halted because a fatal error related to the memory was detected. |

The Integrated BMC may generate beep codes upon detection of failure conditions. Beep codes are sounded each time the problem is discovered, such as on each power-up attempt, but are not sounded continuously. Codes that are common across all Intel<sup>®</sup> server boards and systems that use same generation chipset are listed in the following table. Each digit in the code is represented by a sequence of beeps whose count is equal to the digit. For complete details, refer to the *Intel<sup>®</sup> Server System Integrated Baseboard Management Controller Core External Product Specification*.

| Code    | Reason for Beep                                               | Associated Sensors                              | Supported |
|---------|---------------------------------------------------------------|-------------------------------------------------|-----------|
| 1-5-2-1 | No CPUs installed or first CPU socket is<br>empty.            | CPU Missing Sensor                              | Yes       |
| 1-5-4-2 | Power fault: DC power unexpectedly lost (power good dropout). | Power unit – power unit failure offset.         | Yes       |
| 1-5-4-4 | Power control fault (power good assertion timeout).           | Power unit – soft power control failure offset. | Yes       |

### Table 63. Integrated BMC Beep Codes

## Appendix F: Supported Intel<sup>®</sup> Server Chassis

The  ${\rm Intel}^{\rm @}$  Server Board S5520UR is supported in the following  ${\rm Intel}^{\rm @}$  rack-mount server chassis:

- Intel<sup>®</sup> Server Chassis SR2600 URBRP
- Intel<sup>®</sup> Server Chassis SR2600 URLX
- Intel<sup>®</sup> Server Chassis SR2625 URBRP
- Intel<sup>®</sup> Server Chassis SR2625 URLX
- Intel<sup>®</sup> Server Chassis SR1600 UR
- Intel<sup>®</sup> Server Chassis SR1600 URSAS
- Intel<sup>®</sup> Server Chassis SR1625 UR
- Intel<sup>®</sup> Server Chassis SR1625 URSAS
- Intel<sup>®</sup> Server Chassis SR2600 URBRPR
- Intel<sup>®</sup> Server Chassis SR2600 URLXR
- Intel<sup>®</sup> Server Chassis SR2625 URBRPR
- Intel<sup>®</sup> Server Chassis SR2625 URLXR
- Intel<sup>®</sup> Server Chassis SR1600 URR
- Intel<sup>®</sup> Server Chassis SR1600 URSASR
- Intel<sup>®</sup> Server Chassis SR1625 URR
- Intel<sup>®</sup> Server Chassis SR1625 URSASR

The Intel<sup>®</sup> Server Board S5520URT is supported in the following  $\text{Intel}^{\text{B}}$  rack-mount server chassis:

Intel<sup>®</sup> Server Chassis SR2625 URLXT

### Glossary

This appendix contains important terms used in this document. For ease of use, numeric entries are listed first (e.g., "82460GX") followed by alpha entries (e.g., "AGP 4x"). Acronyms are followed by non-acronyms.

| Term   | Definition                                                                                                                                                    |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACPI   | Advanced Configuration and Power Interface                                                                                                                    |
| AP     | Application Processor                                                                                                                                         |
| APIC   | Advanced Programmable Interrupt Control                                                                                                                       |
| ARP    | Address Resolution Protocal                                                                                                                                   |
| ASIC   | Application Specific Integrated Circuit                                                                                                                       |
| ASMI   | Advanced Server Management Interface                                                                                                                          |
| BIOS   | Basic Input/Output System                                                                                                                                     |
| BIST   | Built-In Self Test                                                                                                                                            |
| BMC    | Baseboard Management Controller                                                                                                                               |
| BPP    | Bits per pixel                                                                                                                                                |
| Bridge | Circuitry connecting one computer bus to another, allowing an agent on one to access the other                                                                |
| BSP    | Bootstrap Processor                                                                                                                                           |
| Byte   | 8-bit quantity                                                                                                                                                |
| CBC    | Chassis Bridge Controller (A microcontroller connected to one or more other CBCs, together they bridge the IPMB buses of multiple chassis.                    |
| CEK    | Common Enabling Kit                                                                                                                                           |
| CHAP   | Challenge Handshake Authentication Protocol                                                                                                                   |
| CMOS   | Complementary Metal-oxide-semiconductor                                                                                                                       |
|        | In terms of this specification, this describes the PC-AT compatible region of battery-backed 128 bytes of memory, which normally resides on the server board. |
| DHCP   | Dynamic Host Configuration Protocal                                                                                                                           |
| DPC    | Direct Platform Control                                                                                                                                       |
| EEPROM | Electrically Erasable Programmable Read-Only Memory                                                                                                           |
| EHCI   | Enhanced Host Controller Interface                                                                                                                            |
| EMP    | Emergency Management Port                                                                                                                                     |
| EPS    | External Product Specification                                                                                                                                |
| ESB2   | Enterprise South Bridge 2                                                                                                                                     |
| FBD    | Fully Buffered DIMM                                                                                                                                           |
| F MB   | Flexible Mother Board                                                                                                                                         |
| FRB    | Fault Resilient Booting                                                                                                                                       |
| FRU    | Field Replaceable Unit                                                                                                                                        |
| FSB    | Front Side Bus                                                                                                                                                |
| GB     | 1024 MB                                                                                                                                                       |
| GPA    | Guest Physical Address                                                                                                                                        |
| GPIO   | General Purpose I/O                                                                                                                                           |
| GTL    | Gunning Transceiver Logic                                                                                                                                     |
| HPA    | Host Physical Address                                                                                                                                         |
| HSC    | Hot-swap Controller                                                                                                                                           |
| Hz     | Hertz (1 cycle/second)                                                                                                                                        |

| Term             | Definition                                             |
|------------------|--------------------------------------------------------|
| I <sup>2</sup> C | Inter-Integrated Circuit Bus                           |
| IA               | Intel <sup>®</sup> Architecture                        |
| IBF              | Input Buffer                                           |
| ICH              | I/O Controller Hub                                     |
| ICMB             | Intelligent Chassis Management Bus                     |
| IERR             | Internal Error                                         |
| IFB              | I/O and Firmware Bridge                                |
| ILM              | Independent Loading Mechanism                          |
| IMC              | Integrated Memory Controller                           |
| INTR             | Interrupt                                              |
| I/OAT            | I/O Acceleration Technology                            |
| IOH              | I/O Hub                                                |
| IP               | Internet Protocol                                      |
| IPMB             | Intelligent Platform Management Bus                    |
| IPMI             | Intelligent Platform Management Interface              |
| IR               | Infrared                                               |
| ITP              | In-Target Probe                                        |
| KB               | 1024 bytes                                             |
| KCS              | Keyboard Controller Style                              |
| KVM              | Keyboard, Video, Mouse                                 |
| LAN              | Local Area Network                                     |
| LCD              | Liquid Crystal Display                                 |
| LDAP             | Local Directory Authentication Protocol                |
| LED              | Light Emitting Diode                                   |
| LPC              | Low Pin Count                                          |
| LUN              | Logical Unit Number                                    |
| MAC              | Media Access Control                                   |
| MB               | 1024 KB                                                |
| MCH              | Memory Controller Hub                                  |
| MD2              | Message Digest 2 – Hashing Algorithm                   |
| MD5              | Message Digest 5 – Hashing Algorithm – Higher Security |
| ME               | Management Engine                                      |
| MMU              | Memory Management Unit                                 |
| ms               | Milliseconds                                           |
| MTTR             | Memory Type Range Register                             |
| Mux              | Multiplexor                                            |
| NIC              | Network Interface Controller                           |
| NMI              | Nonmaskable Interrupt                                  |
| OBF              | Output Buffer                                          |
| OEM              | Original Equipment Manufacturer                        |
| Ohm              | Unit of electrical resistance                          |
| OVP              | Over-voltage Protection                                |
| PECI             | Platform Environment Control Interface                 |
| PEF              | Platform Event Filtering                               |

| Term    | Definition                                                                                 |
|---------|--------------------------------------------------------------------------------------------|
| PEP     | Platform Event Paging                                                                      |
| PIA     | Platform Information Area (This feature configures the firmware for the platform hardware) |
| PLD     | Programmable Logic Device                                                                  |
| PMI     | Platform Management Interrupt                                                              |
| POST    | Power-On Self Test                                                                         |
| PSMI    | Power Supply Management Interface                                                          |
| PWM     | Pulse-Width Modulation                                                                     |
| QPI     | QuickPath Interconnect                                                                     |
| RAM     | Random Access Memory                                                                       |
| RASUM   | Reliability, Availability, Serviceability, Usability, and Manageability                    |
| RISC    | Reduced Instruction Set Computing                                                          |
| RMII    | Reduced Media-Independent Interface                                                        |
| ROM     | Read Only Memory                                                                           |
| RTC     | Real-Time Clock (Component of ICH peripheral chip on the server board)                     |
| SDR     | Sensor Data Record                                                                         |
| SECC    | Single Edge Connector Cartridge                                                            |
| SEEPROM | Serial Electrically Erasable Programmable Read-Only Memory                                 |
| SEL     | System Event Log                                                                           |
| SIO     | Server Input/Output                                                                        |
| SMBUS   | System Management BUS                                                                      |
| SMI     | Server Management Interrupt (SMI is the highest priority non-maskable interrupt)           |
| SMM     | Server Management Mode                                                                     |
| SMS     | Server Management Software                                                                 |
| SNMP    | Simple Network Management Protocol                                                         |
| SPS     | Server Platform Services                                                                   |
| SSE2    | Streaming SIMD Extensions 2                                                                |
| SSE3    | Streaming SIMD Extensions 3                                                                |
| SSE4    | Streaming SIMD Extensions 4                                                                |
| TBD     | To Be Determined                                                                           |
| TDP     | Thermal Design Power                                                                       |
| ТІМ     | Thermal Interface Material                                                                 |
| UART    | Universal Asynchronous Receiver/Transmitter                                                |
| UDP     | User Datagram Protocol                                                                     |
| UHCI    | Universal Host Controller Interface                                                        |
| URS     | Unified Retention System                                                                   |
| UTC     | Universal time coordinare                                                                  |
| VID     | Voltage Identification                                                                     |
| VRD     | Voltage Regulator Down                                                                     |
| VT      | Virtualization Technology                                                                  |
| Word    | 16-bit quantity                                                                            |
| WS-MAN  | Web Services for Management                                                                |
| ZIF     | Zero Insertion Force                                                                       |

### Reference Documents

See the following documents for additional information:

- Intel<sup>®</sup> S5500/S5520 Server Board Family BIOS External Product Specification
- Intel<sup>®</sup> Server System Integrated Baseboard Management Controller Core External Product Specification
- Intel<sup>®</sup> 5500/5520 Chipset I/O Controller Hub External Design Specification